# Am7990 Local Area Network Controller (LANCE)

Technical Manual

Advanced Micro Devices



# コ

# **Advanced Micro Devices**

# Local Area Network Controller Am7990 (LANCE)

©1986 Advanced Micro Devices, Inc.

The material in this document is subject to change without notice. Advanced Micro Devices cannot accept responsibility for use of any circuitry described other than circuitry embodied in an Advanced Micro Devices' product. The applications software contained in this publication are for illustration purposes only and Advanced Micro Devices makes no representation or warranty that such programs will be suitable for the use specified without further testing or modification.

Printed in U.S.A.

by Rasoul M. Oskouy, Senior Applications Engineer Erland Kyllonen, Technical Writer Harry Lau, Copyeditor AMD Headquarters Applications

### TABLE OF CONTENTS

| /ERVII | EW                                       |
|--------|------------------------------------------|
| 1.1    | Early Design Stage Testing               |
| 1.2    | Reset                                    |
| 1.3    | Bus Slave Operation                      |
| 1.4    | Initialization Procedure                 |
| 1.4.1  | CSR Programming                          |
| 1.4.2  | Initialization Block                     |
| 1.4.3  | Diagnostics                              |
| 1.4.4  | Normal Operation                         |
| 1.5    | Bus Master Operation                     |
| 1.6    | General Description                      |
| 1.7    | Pin Description                          |
| 1.8    | Functional Description                   |
| 1.8.1  | Addressing                               |
| 1.8.2  | Collision Detection and Implementation   |
|        | Collision Jam                            |
|        | Collision During Reception               |
|        | Collision During Transmission            |
|        | Collision—Microcode Interaction          |
|        | Time Domain Reflectometry                |
|        | Collision Pair Test (Heartbeat, SQE)     |
| 1.8.3  | Error Reporting and Diagnostics          |
|        | Cyclic Redundancy Check (CRC)            |
|        | Loopback                                 |
| 1.8.4  | Buffer Management                        |
|        | Ring Access by the LANCE                 |
|        | Transmit Ring Buffer Management          |
|        | Receive Ring Buffer Management           |
| 1.8.5  |                                          |
|        | Read Sequence                            |
|        | Write Sequence                           |
| 1.8.6  | LANCE DMA Transfer (Bus Master Mode)     |
|        | Burst Mode                               |
|        | Single Word DMA Transfers                |
| 1.8.7  | Silo Operation                           |
|        | Transmit                                 |
|        | Receive                                  |
|        | Memory Byte Alignment                    |
| 188    | Ethernet/IEEE 802.3 Interface            |
|        | Serial Transmission                      |
|        | Serial Recention                         |
|        | The LANCE Recovery and Re-initialization |
|        | Ethernet/IEEE 802.3 Differences          |
| 19     | I ANCE Registers and Ruffers             |
| 101    | Addrace and Data Porte                   |
| 1.3.1  | Degister Address Det (DAD)               |
|        |                                          |

i

| Control and Status Registers                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                   | 1-20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Control and Status Register 0 (CSR <sub>0</sub> ) | 1-20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Control and Status Register 1 (CSR <sub>1</sub> ) | 1-22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Control and Status Register 2 (CSR <sub>2</sub> ) | 1-22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Control and Status Register 3 (CSR3)              | 1-22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Initialization Block                              | 1-23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Mode Register                                     | 1-23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Physical Address Benister (PADB)                  | 1-24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Logical Address Filter (LADRE)                    | 1-24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Pecoive Descriptor Ping Pointer                   | 1-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                   | 1 05                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                   | 1 05                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                   | 1-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Heceive Message Descriptor 0 (HMD <sub>0</sub> )  | 1-25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Receive Message Descriptor 1 (RMD <sub>1</sub> )  | 1-26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Receive Message Descriptor 2 (RMD <sub>2</sub> )  | 1-26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Receive Message Descriptor 3 (RMD <sub>3</sub> )  | 1-26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Transmit Message Descriptor 0 (TMD <sub>0</sub> ) | 1-27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Transmit Message Descriptor 1 (TMD <sub>1</sub> ) | 1-27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Transmit Message Descriptor 2 (TMD <sub>2</sub> ) | 1-27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Transmit Message Descriptor 3 (TMD <sub>3</sub> ) | 1-27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RFACE CONSIDERATIONS                              | 2-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Bus Bandwidth Definition                          | 2-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Bus Latency Definition                            | 2.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| I ANCE DMA Cycle (Bue Master Mode)                | 2.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| LANCE and One CPU on the Pup                      | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Due Laterau With One Other Master                 | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Bus Latency with One Other Master                 | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   | 2-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Bus Latency for multimaster Environment           | 2-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   | 2-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| With Data-chaining                                | 2-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| LANCE in a Daisy-Chain Configuration              | 2-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| LANCE With 8-bit Microprocessors                  | 2-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 8-bit Microprocessors with 8-bit Memory           | 2-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 8-bit Microprocessors with 16-bit Memory          | 2-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PU INTERFACE CONSIDERATIONS                       | 3-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| General LANCE Interface Requirements              | 3-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| LANCE Interface to Popular Microprocessors        | 3-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 68000 to LANCE Interface                          | 3-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 68000 to LANCE Interface PAL                      | 3-1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 78001 to LANCE Interface                          | 3.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Description                                       | 0-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   | 3-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   | 3-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   | 3-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| LANCE IN BUS Master Mode                          | 3-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 186 to LANCE Interface PAL                        | 3-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Description                                       | 3-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 8086 to LANCE Interface                           | 3-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   | 0.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 8086 RQ/ GT Conversion to LANCE HOLD/HLDA PAL     | 3-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                   | Control and Status Hegister 0 (CSRq)<br>Control and Status Register 2 (CSRq)<br>Control and Status Register 2 (CSRq)<br>Initialization Block<br>Mode Register<br>Physical Address Register (PADR)<br>Logical Address Register (PADR)<br>Logical Address Register (PADR)<br>Receive Descriptor Ring Pointer<br>Transmit Descriptor Ring Pointer<br>Descriptor Rings<br>Receive Message Descriptor 0 (RMDq)<br>Receive Message Descriptor 1 (RMDq)<br>Receive Message Descriptor 1 (RMDq)<br>Receive Message Descriptor 2 (RMDq)<br>Receive Message Descriptor 1 (RMDq)<br>Receive Message Descriptor 3 (RMDq)<br>Transmit Message Descriptor 2 (TMDq)<br>Transmit Message Descriptor 3 (TMDq)<br>Transmit Message Descriptor 3 (TMDq)<br>Transmit Message Descriptor 3 (TMDq)<br>Transmit Message Descriptor 3 (TMDq)<br>Receive Message Descriptor 3 (TMDq)<br>Receive Message Descriptor 3 (TMDq)<br>Receive Message Descriptor 3 (TMDq)<br>Transmit Message Descriptor 3 (TMDq)<br>Receive Message Descriptor 3 (TMDq)<br>Transmit Message Descriptor 3 (TMDq)<br>Sub Addrece PAL Cycle (Bus Master Mode)<br>LANCE Vith Autitple Master Environment<br>No Data-chaining<br>LANCE Vith 8-bit Microprocessors<br>8-bit Microprocessors with 8-bit Memory<br>8-bit Mic |

. . . . . . . . . .

| 4.2       Initialization         4.3       Diagnostics         4.3.1       Internal Loopback         4.3.2       External Loopback         4.3.3       CRC Generator/Checker Logic Test         4.3.4       Collision Detection/Retry Logic Test         4.3.4       Collision Detection/Retry Logic Test         4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES       Status FOR MULTI-CAST ADDRESSING AND HASH FILTER | 4.2       Initialization         4.3       Diagnostics         4.3.1       Internal Loopback         4.3.2       External Loopback         4.3.3       CRC Generator/Checker Logic Test         4.3.4       Collision Detection/Retry Logic Test         4.3.4       Collision Detection/Retry Logic Test         4.3.4       Collision Detection/Retry Logic Test         4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES       Status FOR MULTI-CAST ADDRESSING AND HASH FILTER   | 4.1    | Software lasks                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------|
| 1.3       Diagnostics         1.3.1       Internal Loopback         1.3.2       External Loopback         1.3.3       CRC Generator/Checker Logic Test         1.3.4       Collision Detection/Retry Logic Test         1.3.4       Collision Detection/Retry Logic Test         1.4       Main Program         1.5       Descriptor and Buffer Pitfalls         1.5.1       Transmit Message Descriptors, TMD1 and TMD3.         1.5.2       Transmit Descriptor Ring Format         1.5.3       Data Chaining         1.5.4       Transmit Buffers         1.5.5       Receive Buffers         1.6       Interrupts         1.7       Transmit Driver Considerations         1.8       Receive Driver Considerations         1.9       Status Monitoring and Error Processing         1.9.1       MISS Error         1.9.2       Receiver and/or Transmitter Turnoff Due to Error         1.10       Programmer Organization of the LANCE Register Information         ENDIXES       LOSSARY         Date PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER            | 1.3       Diagnostics         1.3.1       Internal Loopback         1.3.2       External Loopback         1.3.3       CRC Generator/Checker Logic Test         1.3.4       Collision Detection/Retry Logic Test         1.3.4       Collision Detection/Retry Logic Test         1.4       Main Program         1.5       Descriptor and Buffer Pitfalls         1.5.1       Transmit Message Descriptors, TMD1 and TMD3.         1.5.2       Transmit Descriptor Ring Format         1.5.3       Data Chaining         1.5.4       Transmit Buffers         1.5.5       Receive Buffers         1.6       Interrupts         1.7       Transmit Driver Considerations         1.8       Receive Driver Considerations         1.9       Status Monitoring and Error Processing         1.9.1       MISS Error         1.9.2       Receiver and/or Transmitter Turnoff Due to Error         1.9.2       Receiver and/or Transmitter Turnoff Due to Error         1.9.1       Programmer Organization of the LANCE Register Information         ENDIXES       LOSSARY         Data Program FOR MULTI-CAST ADDRESSING AND HASH FILTER | .2     | Initialization                                                      |
| 43.1       Internal Loopback         43.2       External Loopback         43.3       CRC Generator/Checker Logic Test         4.3.4       Collision Detection/Retry Logic Test         4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES       Status Status For MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                     | 43.1       Internal Loopback         43.2       External Loopback         43.3       CRC Generator/Checker Logic Test         4.3.4       Collision Detection/Retry Logic Test         4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES       Status Sonitoring and Error Processing AND HASH FILTER                                                                                                                                                                                 | 4.3    | Diagnostics                                                         |
| 4.3.2       External Loopback         4.3.3       CRC Generator/Checker Logic Test         4.3.4       Collision Detection/Retry Logic Test         4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.9.1       Programmer Organization of the LANCE Register Information         PENDIXES       SaLOSSARY         Subset FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                          | 4.3.2       External Loopback         4.3.3       CRC Generator/Checker Logic Test         4.3.4       Collision Detection/Retry Logic Test         4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         PENDIXES         BLOSSARY                                                                                                                                                                                                                                                               | 4.3.1  | Internal Loopback                                                   |
| 4.3.3       CRC Generator/Checker Logic Test         4.3.4       Collision Detection/Retry Logic Test         4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Descriptor Ring Format         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         PENDIXES       GLOSSARY         3086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                              | 4.3.3       CRC Generator/Checker Logic Test         4.3.4       Collision Detection/Retry Logic Test         4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.10       Programmer Organization of the LANCE Register Information         Programmer Organization of the LANCE Register Information         PreNDIXES         GLOSSARY                                                                                                                                                                                                                                                                                                       | 4.3.2  | External Loopback                                                   |
| 4.3.4       Collision Detection/Retry Logic Test         4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.10       Programmer Organization of the LANCE Register Information         PENDIXES         GLOSSARY                                                                                                                                                                                                                                                                                                                                                                    | 4.3.4       Collision Detection/Retry Logic Test         4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         PENDIXES       Status FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                              | 4.3.3  | CRC Generator/Checker Logic Test                                    |
| 4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         PENDIXES       Status FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                  | 4.4       Main Program         4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3.         4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         PENDIXES       SaLOSSARY         K086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                     | 4.3.4  | Collision Detection/Retry Logic Test                                |
| 4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4.5       Descriptor and Buffer Pitfalls         4.5.1       Transmit Message Descriptors, TMD1 and TMD3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4.4    | Main Program                                                        |
| 4.5.1       Transmit Message Descriptors, TMD1 and TMD3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4.5.1       Transmit Message Descriptors, TMD1 and TMD3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4.5    | Descriptor and Buffer Pitfalls                                      |
| 4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information <b>PENDIXES</b> SLOSSARY         1086         PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4.5.2       Transmit Descriptor Ring Format         4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         YENDIXES         SLOSSARY         1086         PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4.5.1  | Transmit Message Descriptors, TMD <sub>1</sub> and TMD <sub>3</sub> |
| 4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES       SLOSSARY         086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4.5.3       Data Chaining         4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES       SLOSSARY         086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4.5.2  | Transmit Descriptor Ring Format                                     |
| 4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information <b>PENDIXES</b> GLOSSARY         K086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4.5.4       Transmit Buffers         4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information <b>PENDIXES</b> SLOSSARY         W086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4.5.3  | Data Chaining                                                       |
| 4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         FENDIXES       SLOSSARY         6086       PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4.5.5       Receive Buffers         4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         FENDIXES         SLOSSARY         W086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4.5.4  | Transmit Buffers                                                    |
| 4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES         GLOSSARY         086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4.6       Interrupts         4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES         GLOSSARY         086       PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4.5.5  | Receive Buffers                                                     |
| 4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES         GLOSSARY         086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4.7       Transmit Driver Considerations         4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES         GLOSSARY         086       PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4.6    | Interrupts                                                          |
| 4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES         SILOSSARY         086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 4.8       Receive Driver Considerations         4.9       Status Monitoring and Error Processing         4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES         SLOSSARY         086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4.7    | Transmit Driver Considerations                                      |
| 4.9       Status Monitoring and Error Processing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 4.9       Status Monitoring and Error Processing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4.8    | Receive Driver Considerations                                       |
| 4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES       SLOSSARY         086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4.9.1       MISS Error         4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES         SLOSSARY         086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4.9    | Status Monitoring and Error Processing                              |
| 4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES         SLOSSARY         086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4.9.2       Receiver and/or Transmitter Turnoff Due to Error         4.10       Programmer Organization of the LANCE Register Information         ENDIXES         GLOSSARY         086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4.9.1  | MISS Error                                                          |
| 4.10 Programmer Organization of the LANCE Register Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4.10 Programmer Organization of the LANCE Register Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 4.9.2  | Receiver and/or Transmitter Turnoff Due to Error                    |
| ENDIXES<br>GLOSSARY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ENDIXES<br>GLOSSARY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4.10   | Programmer Organization of the LANCE Register Information           |
| 086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 086 PROGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ENDIX  | ES<br>ARY                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 086 PF | OGRAM FOR MULTI-CAST ADDRESSING AND HASH FILTER                     |

## TABLES

|     |                                  | Page |
|-----|----------------------------------|------|
| 1-1 | Processor Interface Requirements | 1-6  |
| 1-2 | Silo—Memory Byte Alignment       | 1-17 |

#### **FIGURES**

|      |                                                                    | Page |
|------|--------------------------------------------------------------------|------|
| 1-1  | LANCE Block Diagram                                                | 1-1  |
| 1-2  | Data Flow                                                          | 1-2  |
| 1-3  | Control and Status Registers in LANCE                              | 1-4  |
| 1-4  | Initialization Block and Descriptor Rings                          | 1-5  |
| 1-5  | LANCE/CPU Interfacing                                              | 1-8  |
| 1-6  | LANCE/Processor Memory Interface                                   | 1-13 |
| 1-7  | LANCE Memory Management                                            | 1-14 |
| 1-8  | Typical Ethernet/IEEE 802.3 Node                                   | 1-18 |
| 1-9  | Ethernet Frame Format                                              | 1-18 |
| 1-10 | IEEE 802.3 MAC Frame Format                                        | 1-18 |
| 2-1  | Bus Bandwidth Bequirement                                          | 2-1  |
| 2.2  | Block Diagram of Pre-emption in the LANCE                          | 2-3  |
| 22   |                                                                    | 20   |
| 3-1  | 68000 to LANCE Interface                                           | 3-2  |
| 3-2  | Z8001 to LANCE Interface                                           | 3-3  |
| 3-3  | 80186 to LANCE Interface                                           | 3-5  |
| 3-4  | 8086 RG/RT, Am7990 HOLD/HLDA Conversion PAL                        | 3-6  |
| 3-5  | AmPAL16R4, 8086 (max. mode)/LANCE Interface Timing Diagram         | 3-6  |
| 4-1  | Initialization/Diagnostic Flowchart                                | 4-2  |
| 4-2  | Main Program for the LANCE in Normal Operation                     | 4-5  |
| 4-3  | Interrupt Service Routine                                          | 4-7  |
| 4-4  | Transmit Block Buffer Packing                                      | 4-8  |
| 4-5  | Transmit Routine (TXDRIVE) to Setup Packets for Transmission       | 4-10 |
| 4-6  | Transmit Packet Status Processing (TX-STATUS)                      | 4-12 |
| 4-7  | Receive Packet Status Processing                                   | 4-14 |
| 4-8  | CSR <sub>0</sub> Status Processing                                 | 4-16 |
| 4-9  | CSR0 Error Bit Processor, ERR-CSR0                                 | 4-17 |
| 4-10 | Initialization Block Organization in 68000 Assembly Code           | 4-18 |
| 4-11 | Receive Descriptor Ring Entry Organization in 68000 Assembly Code  | 4-18 |
| 4-12 | Transmit Descriptor Ring Entry Organization in 68000 Assembly Code | 4-18 |
| 4-13 | Initialization Block Organization in 8086 Assembly Code            | 4-19 |
| 4-14 | Receive Descriptor Ring Entry Organization in 8086 Assembly Code   | 4-19 |
| 4-15 | Transmit Descriptor Ring Entry Organization in 8086 Assembly Code  | 4-19 |
| 4-16 | Control Data Transfers Between the LANCE and CPU                   | 4-20 |
| 4-17 | Serial Data Storage in Memory                                      | 4-20 |
|      |                                                                    |      |

# CHAPTER 1 OVERVIEW

The LANCE (Local Area Network Controller for Ethernet) is a 48-pin VLSI device designed to greatly simplify interfacing a microcomputer or minicomputer to an IEEE 802.3/ Ethernet/Cheapernet Local Area Network. In addition to transferring data packets to and from the Ethernet transceiver, the LANCE has the ability to manage the data buffers in memory. Figure 1-1 is a block diagram of the LANCE.

This technical manual discusses the hardware and software considerations that may be useful for the user designing systems around the Am7990 LANCE. It examines the LANCE interfaces with typical microprocessors to show the flexibility under different environments. Bus bandwidth, bus latency, and system performance are discussed for different architectures.

The flowcharts of software drivers, along with some guidelines, are introduced for a better understanding of how the part may be programmed and used in typical applications. No attempt is made to explore software issues relating to the upper layer protocols of the ISO model. As a communication controller, the LANCE manages descriptor rings and data buffers in memory for both transmitting and receiving data. It shares DMA access to this memory with other master bus devices such as CPUs.

In the transmitting mode, the LANCE transfers data from the current buffer to a 48-byte (FIFO) register in the LANCE called a Silo. The output of the Silo is serialized and then goes to a Serial Interface Adapter (SIA), the Am7992B. Design considerations for the SIA are not discussed in this manual. The output of the SIA is connected to the Ethernet lines through a transceiver. A pin-for-pin compatible IEEE 802.3/ Ethernet/Cheapernet transceiver, Am7995, is available from AMD.

In the receiving mode, the SIA receives data from the Ethernet cable. It transfers the data to the Silo in the LANCE. The LANCE transfers the data from the Silo to the current buffer in local memory. Figure 1-2 is a simplified diagram of the data flow.

To initialize the LANCE, it must be in the Bus Slave mode. When  $\overline{CS}$  is active, the LANCE is in the Bus Slave mode.





. .

The LANCE is initialized by entering configuration parameters into the four Control and Status Registers (CSR) and into an Initialization Block of 12 words. CSR<sub>0</sub> contains interrupt and error status flags and control bits. CSR<sub>1</sub> and CSR<sub>2</sub> contain the address of the Initialization Block. CSR<sub>3</sub> contains control bits to configure Byte Swap (BSWP), ALE Control (ACON), and Byte Control (BCON). The Initialization Block contains pointers to the descriptor rings and their length.

Buffer management is accomplished through message descriptors organized in ring structures in memory. Each message descriptor entry is four words long. There are separate descriptor rings for transmitting and receiving. Packets to be transmitted are loaded into buffers by the CPU and the addresses and lengths of the buffers are stored in consecutive entries in the Transmit Descriptor ring. Then, the ownership bit is set in each entry indicating that the LANCE owns the buffers. The LANCE polls the first descriptor entry and when it finds that it owns it, it proceeds to transmit the packet.

The LANCE maintains a copy of the descriptor entry that points to the current buffer. If the current buffer entry is not the final buffer for the packet being sent, the LANCE maintains a copy of the descriptor ring entry for the next buffer to be transmitted in the look-a-head buffer.

When a Receive Descriptor Ring entry is empty, the ownership bit for it is set meaning that the buffer it points to is available to the LANCE to store an incoming packet. After the LANCE has stored a packet in the buffer or filled the buffer, it resets the ownership bit thus giving control of the buffer to the host. It then polls the next descriptor entry to see if the next buffer is available for additional incoming packets.

The LANCE also enters status information into the descriptor entries.

It is recommended that the reader refer to the LANCE Data Sheet for further detail such as timing.

#### 1.1 EARLY DESIGN STAGE TESTING

As with any other peripherals, a hierarchical approach should be taken to integrate the LANCE into a system for proper operation. The following outline shows the order in which the various LANCE functions should be developed and tested.

- RESET
- BUS SLAVE OPERATION
- INITIALIZATION
- BUS MASTER OPERATION
- -- DIAGNOSTICS
- NORMAL OPERATION

The initialization, Bus Master operation, and the diagnostic steps are closely tied together, such that each step requires the proper operation or arrangement of the other steps. A brief discussion of significant points for each step follows. A detailed description appears later in this chapter.

#### 1.2 RESET

There are two ways to reset the LANCE: Hard Reset (RESET input to the LANCE), and Soft Reset (by setting the stop bit in CSR<sub>0</sub>). Reset causes the LANCE to cease operation and clear its internal logic.

Control Status Registers (CSR $_0$  CSR $_3$ ) contents are affected as follows:

- CSR<sub>0</sub> is cleared. (Stop bit gets set.)
- CSR<sub>3</sub> is cleared.
- CSR<sub>1</sub>, CSR<sub>2</sub> undefined by reset.

The LANCE operation may be resumed by setting the STRT bit in CSR<sub>0</sub> after it is stopped. However, the above condition implies that when the LANCE is stopped (Soft Reset), CSR<sub>3</sub> must be reprogrammed if the LANCE interface had been configured for non-default values. If CSR<sub>3</sub> has a non-zero value, it must be reloaded each time that the stop bit is set.

#### 1.3 BUS SLAVE OPERATION

The LANCE enters the Bus Slave mode whenever  $\overline{CS}$  becomes active. This mode is used for accessing the four Control Status Registers (CSR<sub>0</sub>, CSR<sub>1</sub>, CSR<sub>2</sub>, CSR<sub>3</sub>), and the Register Address Pointer (RAP). It takes the CPU normally two separate cycles to access CSR<sub>0</sub>-CSR<sub>3</sub>. The first cycle selects the CSR by writing to RAP, and the second cycle accesses the CSR pointed to by RAP. RAP is a latch and is not changed until it is rewritten; therefore, accessing the same CSR does not require the register select cycle.

During Bus Master Mode operation, the LANCE uses the parameters contained in CSR<sub>1</sub>-CSR<sub>3</sub>. Therefore, LANCE operation must be stopped by setting the Stop bit in CSR<sub>0</sub> whenever CSR<sub>1</sub>-CSR<sub>3</sub> accesses are required. The LANCE and CPU interface can be tested by writing and then reading the Control Status Registers (CSR<sub>0</sub>-CSR<sub>3</sub>).

The CPU communicates with the LANCE in a handshake sequence by asserting the  $\overline{\text{DAS}}$  signal as a request for Data Transfer, and receiving the READY output from the LANCE in return as an acknowledge, (refer to the LANCE Data Sheet for Bus Slave Timing and Read/Write operation). Note that there are two different types of delays involved in accessing the CSRs. The shorter delays refer to accesses to CSR<sub>0</sub>, CSR<sub>3</sub>, and RAP. The longer delays refer to accesses to CSR<sub>1</sub> and CSR<sub>2</sub>. Proper operation of the LANCE in Bus Slave Mode is a prerequisite for the LANCE to operate in Bus Master Mode.

#### **1.4 INITIALIZATION PROCEDURE**

The LANCE is initialized (configured) for a desired operation by programming the CSR registers (CSR<sub>1</sub>-CSR<sub>3</sub>) and providing the parameters required by the LANCE in the Initialization Block. Proper initialization is a prerequisite for the LANCE operation in Bus Master mode. Refer to Figure 1-3 and Figure 1-4.

#### 1.4.1 CSR PROGRAMMING

Depending upon which processor is to be interfaced to the LANCE, ACON, BCON, and BSWP in the Control Status Register 3 (CSR<sub>3</sub>) must be programmed when initializing the LANCE.

ACON (ALE control) defines the polarity of ALE signal when the LANCE is in Bus Master Mode. Multiplexed buses use this signal (ALE) to latch the least significant part of the Address Bus ( $A_{15}$ :A<sub>0</sub>).

BCON (byte control) redefines the byte mask I/O pins (pins 15 and 16) for different ways to handle odd address boundaries and redefines  $\overrightarrow{\text{HOLD}}$  I/O pin 17 to configure the LANCE as a daisy-chain system.

When BCON = 0, pins 15, 16, and 17 are defined as  $\overline{BM}_0$ ,  $\overline{BM}_1$ , and HOLD. Pins 15 and 16 specify byte selection on the DAL lines as whole word, upper byte, lower byte, or none. Pin 17, HOLD, is asserted by LANCE whenever it requires access to memory.

When BCON = 1, these pins are defined as BYTE,  $\overline{BUSAKO}$ , and  $\overline{BUSRQ}$ . The BYTE line (pin 15) is used in conjunction with the least significant bit of the DMA address to specify byte selection as whole word, lower output. If the LANCE is not requesting the bus and it receives  $\overline{HDLA}$  BUSAKO is driven low. If the LANCE is requesting the bus when it receives  $\overline{HDLA}$  $\overline{BUSAKO}$  will remain high.  $\overline{BUSRQ}$  pin 17, will only be asserted if pin 17 is high prior to assertion when in the daisy chain configuration.

The BSWP bit in CSR<sub>3</sub> determines if the LANCE treats the high byte as the most significant or least significant byte when writing into the Silo (Bus Master Mode, read operation) or when reading it from the Silo (Bus Master Mode, write operation). This function facilitates operation with different 16-bit microprocessors. When BSWP = 1, the LANCE will swap the high and low bytes on DMA transfers between the Silo and and bus memory.





**Receive Message Descriptor Ring Components** 

Figure 1-4 Initialization Block and Descriptor Rings

06363A-3

|                                     | Z8000                                                                         | 8086                                                                          | 68000                                                                         | LSI-11                                                                        |
|-------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| Dedicated<br>buses                  | Z-bus<br>(multiplexed)                                                        | Multibus<br>(multiplexed)                                                     | Versabus<br>(demultiplexed)                                                   | Q-bus<br>(multiplexed)                                                        |
| Address<br>latch enable<br>polarity | ĀS                                                                            | ALE*                                                                          | ALE                                                                           | ALE                                                                           |
| Byte<br>addressing<br>of memory     | Byte/ <del>Word</del><br>signal                                               | Upper<br>Byte Strobe                                                          | Upper and<br>lower<br>strobes                                                 | Byte/Word<br>signal                                                           |
| Memory<br>organization              | Even address<br>accesses upper<br>byte; odd address<br>accesses lower<br>byte | Even address<br>accesses lower<br>byte; odd address<br>accesses upper<br>byte | Even address<br>accesses upper<br>byte; odd address<br>accesses lower<br>byte | Even address<br>accesses lower<br>byte; odd address<br>accesses upper<br>byte |

Table 1-1. Processor Interface Requirements

\* The Am7990 Tri-states ALE; the 8086 does not.

Table 1-1 shows how to program  $CSR_3$  when interfaced to different processors.  $CSR_1$  and  $CSR_2$  are programmed to contain a pointer to the Initialization Block.

#### 1.4.2 INITIALIZATION BLOCK

This block contains the operating parameters necessary for device operation. The Initialization Block is 12 words long in contiguous memory starting on a word boundary (See Figure 1-3). The Initialization Block contains:

- Mode of operation (Mode Register)
- Physical Address
- Logical Address Mask
- Location of Transmit and Receive Descriptor Rings
- Number of entries in Transmit and Receive Descriptor Rings.

#### 1.4.3 DIAGNOSTICS

The Mode Register in the Initialization Block is used to set up the LANCE for diagnostic or normal operation. There are four user-programmable diagnostic modes. Each mode requires the user to change bits in the Mode Register and reinitialize the LANCE. The four modes are listed as follows:

- 1. Internal Loopback
- 2. CRC Logic Check
- 3. Collision Detection and Retry Logic
- 4. External Loopback.

The detailed description of the diagnostic functions and flowcharts appear in a later section of this technical manual.

#### 1.4.4 NORMAL OPERATION

Once the LANCE interface with the system is checked out both in Bus Master and Bus Slave Mode, and the internal logic of the LANCE has been tested in diagnostic mode for both internal and external loopback test, the LANCE can be configured for normal operation via the Initialization Block. The user normally initializes the LANCE once for normal operation. Any change in the LANCE configuration requires the re-initialization of the LANCE. The user must make sure to process all the transmitted or received packets and rearrange the packets queued for transmission in the Transmit Ring before reinitialization, the LANCE. This is necessary since, upon reinitialization, the LANCE sets its pointers to the beginning of the Transmit and Receive Rings.

#### 1.5 BUS MASTER OPERATION

The LANCE must be in Bus Master mode to access the external memory. Local memory external to the LANCE is used for the Initialization Block, transmit/receive rings, and transmit/receive buffers. HOLD and HLDA of the LANCE both active indicate that the LANCE is a Bus Master. The HLDA input to the LANCE may be directly connected to the HOLD output from the LANCE. This is desirable in some applications.

To guarantee that the LANCE is not switched into Slave Mode inadvertently,  $\overline{CS}$  must not be asserted when the LANCE in Bus Master Mode ( $\overline{HLDA}$  active). This is usually guaranteed by design when the LANCE and CPU share the same bus. However, in a dual port RAM design in which the LANCE is not on the same bus with the CPU, some external logic is required to monitor and control HOLD and HLDA before a  $\overline{CS}$  is asserted.

Each DMA cycle initiated by the LANCE consists of 6 T-states (600 ns) plus any additional wait states (Tw) which is required for slower memories. Wait states may be added between T4 and T5 of the LANCE DMA cycle. The READY input to the LANCE inserts wait states in 100 ns increments. To guarantee that no Wait State is added to the bus cycle, the READY signal input to the LANCE must be asserted within 80 ns (max), following the falling edge of the ALE signal. Memory chips with 600 ns (max) cycles time and an access time of 280 ns from ALE falling edge, or 355 ns from Address Valid, can be used without adding any Wait States to the LANCE DMA cycles.

It is possible for one or more wait states to be added to the LANCE DMA cycle even with fast memory chips if the timing specification of the LANCE is not met. It is recommended that the memory cycle sequencer be synchronized with the falling edge of DAS and that  $\overline{\text{READY}}$  be asserted within 80 ns following the falling edge of ALE in order to assure that no wait states are added.

In the Bus Master Mode, the LANCE has two types of DMA transfers: burst or single DMA cycle. Each burst transfer uses eight DMA cycles and transfers eight 16-bit words unless fewer than eight words remain to be transferred. Separate single word DMA cycles are used to access the transmit/receive rings and the Initialization Block.

The LANCE is equipped with some additional features, including two transceiver control signals,  $\overline{DALI}$  (DAL In) and  $\overline{DALO}$ (DAL Out). When in Bus Master Mode, the LANCE asserts  $\overline{DALI}$  and  $\overline{DALO}$  to enable the data transceivers for Read and Write operations.  $\overline{DALI}$  is asserted only during the data portion of a read transfer.  $\overline{DALO}$  is asserted only during the data portion to enable the transceiver for both address and data (multiplexed Address/Data), and also during the read operation to transfer the address (refer to the LANCE Data Sheet). It is important to note that, during the read operation, there is a delay from deassertion of  $\overline{DALO}$  to assertion of  $\overline{DALI}$  or vice versa. This is to prevent bus contention which would cause electromagnetic interference (EMI).

#### **1.6 GENERAL DESCRIPTION**

The Am7990 (LANCE) is designed to operate in an environment that includes close coupling with a local memory and a microprocessor (HOST). The Am7990 LANCE is programmed by a combination of registers and data structures resident within the chip and in memory. There are four Control and Status Registers (CSRs) within the chip which are programmed by the HOST device. Once enabled, the chip has the ability to access memory locations to acquire additional operating parameters.

The Am7990 has the ability to do independent buffer management as well as transfer data packets to and from the Ethernet. There are three memory structures accessed by the Chip:

- Initialization Block—12 words in contiguous memory starting on a word boundary. It also contains the operating parameters necessary for device operation. The Initialization Block is comprised of:
  - Mode of Operation
  - Physical Address
  - Logical Address Mask
  - Location of Receive and Transmit Descriptor Rings
  - Number of Entries in Receive and Transmit Descriptor Rings
- Receive and Transmit Descriptor Rings—Two ring structures, one each for incoming and outgoing packets. Each entry in the rings is 4 words long and each entry must start on a quadword boundary. The Descriptor Rings are comprised of:
  - The address of a data buffer.
  - The length of that data buffer.
  - · Status information associated with the buffer.
- Data Buffers—Contiguous portions of memory reserved for packet buffering. Data buffers may begin on arbitrary byte boundaries.

In general, the programming sequence of the chip may be summarized as:

- Programming the chip's CSRs by a host device to locate an Initialization Block in memory. The byte control, byte addressing, and address latch enable modes are defined here also.
- 2. The chip loads itself with the information contained within the Initialization Block.
- 3. The chip accesses the descriptor rings for packet handling.

The parallel interface of the Local Area Network Controller for Ethernet (LANCE) has been designed to be "friendly" or easy to interface to a variety of popular 16-bit microprocessors. These microprocessors include the following: Z8000, 8086, 68000 and LSI-11. The LANCE has a 24-bit wide linear address space when it is in the Bus Master Mode allowing it to DMA directly into the entire address space of the above microprocessors.

A programmable mode of operation allows byte addressing in one of two ways: A Byte/Word control signal compatible with the 8086 and Z8000, or an Upper Data Strobe and Lower Data Strobe signal compatible with microprocessors such as the 68000. A programmable polarity on the Address Strobe signal eliminates the need for external logic. The LANCE interfaces with both multiplexed and demultiplexed data buses and features control signals for address/data bus transceivers. See Figure 1-5.

During initialization, the CPU loads the starting address of the Initialization Block into two internal control registers. The LANCE has four internal control and status registers (CSR<sub>0, 1, 2, 3</sub>) which are used for various functions such as the loading of the Initialization Block address, different programming modes and status conditions. The host processor communicates with the LANCE during the initialization phase—for demand transmission and periodically to read the status bits following interrupts. All other transfers to and from the memory are handled as DMA under microword control.

Interrupts to the microprocessor are generated by the LANCE upon: 1) completion of its initialization routine, 2) the reception of a packet, 3) the transmission of a packet, 4) transmitter timeout error, 5) a missed packet and 6) memory error.

The cause of the interrupt is ascertained by reading CSR<sub>0</sub>. Bit (06) of CSR<sub>0</sub>, (INEA) enables or disables interrupts to the microprocessor. In systems where polling is used in place of interrupts, bit (07) of CSR<sub>0</sub> (INTR) indicates an interrupt condition.

The basic operation of the LANCE consists of two, distinct modes: transmit and receive. In the transmit mode, the LANCE chip directly accesses data (in a transmit buffer) in memory. It prefaces the data with a preamble, sync pattern, and calculates and appends a 32-bit CRC. This packet is then ready for transmission to the Am7992A SIA. On transmission, the first byte of data loads into the 48-byte FIFO. The LANCE then begins to transmit preamble while simultaneously loading the rest of the packet into FIFO for transmission.



In the receive mode, packets are sent via the SIA to the LANCE. The packets are loaded into the 48-byte FIFO for preparation of automatic downloading into buffer memory. A CRC is calculated and compared with the CRC appended to the data packet. If the calculated CRC checksum doesn't agree with the packet CRC, an error bit is set.

#### 1.7 PIN DESCRIPTION

Data/Address Lines (Input/Output 3-State) DAL-DAL15 The time multiplexed Address/Data bus, During the address portion of a memory transfer, DAL00-DAL15 contains the lower 16 bits of the memory address. The upper 8 bits of address are contained in A16-A23. During the data portion of a memory transfer, DAL00-DAL15 contains the read or write data, depending on the type of transfer. The LANCE drives these lines as a Bus Master and as a Bus Slave. A16-A23 High Order Address Bus (Output 3-State) Additional address bits that access a 24-bit address space. These lines are driven as a Bus Master only. READ (Input/Output 3-State) Indicated the type of operation to be performed in the current bus cycle. This signal is an output when the LANCE is a Bus Master. High - Data is taken off the DAL by the LANCE. Low - Data is placed on the DAL by the LANCE. The signal is an input when the LANCE is a Bus Slave High - Data is placed on the DAL by the LANCE. Low - Data is taken off the DAL by the LANCE BM 0/ I/O pins 15 and 16 are programmable through BYTE bit (00) of CSRs BM 1/ BUSAKO BM<sub>0</sub>, BM<sub>1</sub> If  $CSR_3$  (00) BCON = 0, I/O Pin 15 =  $\overline{BM_0}$  (Output 3-state) I/O Pin 16 =  $\overline{BM_1}$  (Output 3-state) BMo, BM1 (Byte Mask). This indicates the byte(s) on the DAL are to be read or written during this bus transaction. The LANCE/ drives these lines only as a Bus Master. It ignores the Byte Mask lines when it is a Bus Slave and assumes word transfers. Byte selection using Byte Mask is done as described by the following table. 

| BM1  | BM0  |       |      |
|------|------|-------|------|
| LOW  | LOW  | Whole | Word |
| LOW  | HIGH | Upper | Byte |
| HIGH | LOW  | Lower | Byte |
| HIGH | HIGH | None  | -    |
|      |      |       |      |

#### BYTE, BUSAKO

- If  $CSR_3$  (00) BCON = 1,
- I/O Pin 15 = BYTE (Output 3-state) I/O Pin 16 = BUSAKO (Output)

Byte selection may also be done using the BYTE line and  $DAL_{00}$  line, latched during the address portion of the bus cycle. The LANCE drives BYTE only as a Bus Master and ignores it when a Bus Slave selection is done (similar to  $\overline{BM_0}$ ,  $\overline{BM_1}$ .

Byte selection is done as outlined in the following table.

| B | Ŷ | Ţ | E | D | A | L | 00 |  |
|---|---|---|---|---|---|---|----|--|
|   |   |   |   |   |   |   |    |  |

| LOW  | LOW  | Whole Word        |
|------|------|-------------------|
| LOW  | HIGH | Illegal Condition |
| HIGH | LOW  | Lower Byte        |
| HIGH | HIGH | Upper Byte        |

BUSAKO is a bus request daisy chain output. If the chip is not requesting the bus and it received HLDA, BUSAKO will be driven low. If the LANCE is requesting the bus when it received HLDA, BUSAKO will remain high.

#### Byte Swapping

In an effort to be compatible with the variety of 16-bit microprocessors available to the designer, the LANCE may be programmed to swap the position of the upper and lower order bytes on data involved in transfers with the internal FIFO.

Byte swapping is done when BSWP = 1. The most significant byte of the word in this case will appear on DAL lines 7-0 and the least significant byte on DAL lines 15-8.

When BYTE = H (indicating a byte transfer) the table indicates on which part of the 16-bit data bus the actual data will appear.

Whenever the byte swap is activated, the only data that is swapped is data traveling to and from the Silo.

|                                       | Mode                     | e Bits                   |
|---------------------------------------|--------------------------|--------------------------|
| Signal Line                           | BSWP = 0<br>and BCON = 1 | BSWP = 1<br>and BCON = 1 |
| BYTE = L and<br>DAL <sub>00</sub> = L | Word                     | Word                     |
| BYTE = L and<br>DAL <sub>00</sub> = H | Illegal                  | Illegal                  |
| BYTE = H and<br>DAL <sub>00</sub> = H | Upper Byte               | Lower Byte               |
| BYTE = H and<br>DAL <sub>00</sub> = L | Lower Byte               | Upper Byte               |

Chip Select (Input)

Indicates, when asserted, that the LANCE is the slave device of the data transfer.  $\overline{CS}$  must be valid throughout the data portion of the bus cycle.  $\overline{CS}$  must not be asserted when  $\overline{HLDA}$  is LOW.

CS

| ADR           | <b>Register Address Port Select (Input)</b><br>When LANCE is slave, ADR indicates which of<br>the two register ports is selected. ADR LOW<br>selects register data port; ADR HIGH selects<br>register address port, ADR must be valid<br>throughout the data portion of the bus cycle and<br>is only used by the LANCE when CS is low.                  | HLDA            | Bus Hold Acknowledge (Input)<br>A response to HOLD. When HLDA is low in<br>response to the chip's assertion of HOLD, the<br>chip is the Bus Master. HLDA deasserts upon<br>the deassertion of HOLD.<br>Interrupt (Output Open Drain)                                                                                                                          |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALE/AS        | Address Latch Enable (Output 3-State)<br>Used to demultiplex the DAL lines and define<br>the address portion of the bus cycle. This I/O pin<br>is programmable through bit (01) of CSR <sub>3</sub> .                                                                                                                                                   |                 | An attention signal that indicates, when active,<br>that one or more of the following CSR <sub>0</sub> status<br>flags is set: BABL, MERR, MISS, RINT, TINT or<br>IDON. INTR is enables by bit 06 of CSR <sub>0</sub> (INEA<br>= 1). INTR remains asserted until the source of<br>Interrupt is removed                                                        |
|               | As ALE (CSH <sub>3</sub> (01), ACON = 0), the signal transitions from a HIGH to a LOW during the address portion of the transfer and remains low                                                                                                                                                                                                        | RX              | Receive (Input)<br>Receive Input Bit Stream.                                                                                                                                                                                                                                                                                                                  |
|               | during the data portion. ALE can be used by a slave device to control a latch on the bus ad-                                                                                                                                                                                                                                                            | тх              | Transmit Enable (Output)<br>Transmit Output Bit Stream.                                                                                                                                                                                                                                                                                                       |
|               | and when ALE goes low the latch is closed.<br>As $\overline{AS}$ (CSR <sub>3</sub> (01), ACON = 1), the signal                                                                                                                                                                                                                                          | TENA            | Transmit (Output)<br>Transmit Output Bit Stream enable. When as-<br>serted, it enables the external transmit output.                                                                                                                                                                                                                                          |
|               | pulses LOW during the address portion of the<br>bus transaction. The low to high transition of AS<br>can be used by a slave device to strobe the<br>address into a register.                                                                                                                                                                            | RCLK            | Receive Clock (Input)<br>A 10MHz square wave synchronized to the<br>Receive data and only active while receiving an<br>Input Bit Stream.                                                                                                                                                                                                                      |
| DAS           | The LANCE drives the ALE/AS line only as a<br>Bus Master.<br>Data Strobe (Input/Output 3-State)                                                                                                                                                                                                                                                         | CLSN            | A logical input that indicates that a collision is occurring on the channel.                                                                                                                                                                                                                                                                                  |
|               | Defines the data portion of the bus transaction.<br>$\overrightarrow{DAS}$ is high during the address portion of a bus<br>transaction and low during the data portion. The<br>low to high transition can be used by a slave                                                                                                                             | RENA            | Receive Enable (Input)<br>A logical input that indicates the presence of<br>carrier on the channel.                                                                                                                                                                                                                                                           |
|               | device to strobe bus data into a register. DAS is driven only as a Bus Master.                                                                                                                                                                                                                                                                          | TCLK            | Transmit Clock (Input)<br>10MHz clock.                                                                                                                                                                                                                                                                                                                        |
| DALO          | Data/Address Line Out (Output 3-State)<br>An external bus transceiver control line. DALO<br>is asserted when the LANCE drives the DAL<br>lines. DALO is low only during the address por-<br>tion if the transfer is a READ. It is low for the<br>entire transfer if the transfer is a WRITE. DALO<br>is driven only when LANCE is a Bus Master          | READY           | (Input/Output Open Drain)<br>When the LANCE is a Bus Master, READY is an<br>asynchronous acknowledgement from the bus<br>memory that it will accept data in a WRITE cycle<br>or that it has put data on the DAL lines in a<br>READ cycle.                                                                                                                     |
| DALI          | Data/Address Line In (Output 3-State)<br>An external bus transceiver control line. DALI is<br>asserted when the LANCE reads from the DAL<br>lines. It is low during the data portion of a READ<br>transfer, and remain high for the entire transfer if<br>it is a WRITE. DALI is driven only when LANCE<br>is a Bus Master.                             |                 | As a Bus Slave, the LANCE assens HEADY<br>when it has put data on the DAL lines during a<br>READ cycle or is about to take data off the DAL<br>lines during a write cycle. READY is a response<br>to DAS and will return HIGH after DAS has gone<br>HIGH. READY is an input when the LANCE is a<br>Bus Master and an output when the LANCE is a<br>Bus Slave. |
| HOLD<br>BUSRQ | Bus Hold Request (Output Open Drain)<br>Asserted by the LANCE when it requires access<br>to memory. $\overrightarrow{HOLD}$ is held LOW for the entire<br>ensuing bus transaction. The function of this pin<br>is programmed through bit (00) of CSR <sub>3</sub> Bit (00)<br>of CSR <sub>3</sub> is cleared when $\overrightarrow{RESET}$ is asserted. | RESET           | (Input)<br>Bus Reset Signal. Causes the LANCE to cease<br>operation, clears its internal logic, and enter an<br>idle state. The stop bit in CSR <sub>0</sub> is also set.<br>A 3.3K pull-up resistor should be used at the<br>RESET pin of the LANCE.                                                                                                         |
|               | When $CSR_3$ (00) $BCON = 0$                                                                                                                                                                                                                                                                                                                            | Vcc             | Power supply pin $+5$ volts $\pm 5\%$ .                                                                                                                                                                                                                                                                                                                       |
|               | $I/O pin 17 = \overline{HOLD} (Output Open Drain)$                                                                                                                                                                                                                                                                                                      |                 | A 0.1µf and a 10µf decoupling capacitors                                                                                                                                                                                                                                                                                                                      |
|               | When $CSR_3$ (00) BCON = 1                                                                                                                                                                                                                                                                                                                              |                 | should be used for $V_{\mbox{\scriptsize CC}}$ to $V_{\mbox{\scriptsize SS}}.$                                                                                                                                                                                                                                                                                |
|               | I/O pin 17 = BUSRQ (Output Open Drain)<br>BUSRQ will be asserted only if $I/O$ pin 17 is high<br>prior to assertion.                                                                                                                                                                                                                                    | V <sub>SS</sub> | Ground Pins 1 and 24 should be connected together externally, as close to the chip as possible.                                                                                                                                                                                                                                                               |

٦

#### 1.8 FUNCTIONAL DESCRIPTION 1.8.1 ADDRESSING

Packets can be received using 3 different destination addressing schemes: physical, logical, and promiscuous.

The first type is a full comparison of the 48-bit destination address in the packet with the node address programmed into the LANCE during an initialization cycle.

There are two types of logical address. One is group type mask where the 48-bit address in the packet is put through a hash filter in order to map the 48-bit physical addresses into 1 of 64 logical groups. If any of these 64 groups have been preselected as the logical address, then the 48-bit address is stored in main memory. At this time, a look up is performed comparing the 48-bit incoming address with the prestored 48bit logical address. The mode can be useful if sending packets to all of a particular type of device simultaneously (i.e., send a packet to all file servers or all printer servers). Additional details on logical addressing can be found in the INITIALIZATION section under "Logical Address Filter". The second logical address is a broadcast address where all nodes on the network receive the packet.

The last receive mode of operation is the so-called "promiscuous mode" in which a node will accept all packets on the coax regardless of their destination address.

# 1.8.2 COLLISION DETECTION AND IMPLEMENTATION

The Ethernet CSMA/CD network access algorithm is implemented completely within the LANCE. In addition to listening for a clear coax before transmitting, Ethernet handles collisions in a predetermined way. Should two transmitters attempt to seize the coax at the same time, they will collide and the data on the coax will be garbled. The transmitting nodes listen while they transmit, detect the collision, then continue to transmit for a predetermined length of time to "jam" the network and ensure that all nodes have recognized the collision. The transmitting nodes then delay a random amount of time according to the Ethernet "truncated binary backoff" algorithm in order that the colliding nodes don't try to repeatedly access the network at the same time. Up to 16 attempts to access the network are made by the LANCE before reporting back an error due to excessive collisions.

#### **COLLISION JAM**

Collisions are detected by monitoring the CLSN I/O pin. If CLSN becomes asserted during a frame transmission, TENA will remain asserted for at least 32 additional bit times (including C:SM synchronization). This additional transmission after collision is called COLLISION JAM. If collision occurs during the transmission of the preamble, the LANCE continues to send the preamble followed by a JAM pattern. If collision occurs after the preamble, the LANCE sends the JAM pattern following the transmission of the current byte. The JAM pattern is any pattern except the CRC bytes.

#### **COLLISION DURING RECEPTION**

If CLSN becomes asserted during the reception of a packet, this reception is immediately terminated. The action taken depends on the timing of collision detection. The packet is rejected and the Silo pointer is reset if the collision occurs within six byte times (4.8us) because of an address mismatch. The packet is rejected as a runt packet if the collision occurs within 64 byte times (51.2us). If a collision occurs after 64 byte times (late collision), a truncated packet is written to the memory buffer with the CRC error bit usually set in the Status Word of the receive ring. Late collision error is not recognized in receive mode.

#### **COLLISION DURING TRANSMISSION**

When a transmission is terminated due to the assertion of CLSN (a collision within the first 64 byte times of the packet), the LANCE retries it 15 times. The LANCE does not re-read the descriptor entries from the TX ring upon each collision. The descriptor entries for the current buffer are internally saved. The scheduling of the retransmissions is determined by a controlled randomized process called "truncated binary exponential backoff". Upon the completion of the COLLISION JAM interval, the LANCE calculates a delay before retransmitting. The delay is an integral multiple of the slot time. The slot time is 64 byte times (512 bit times). The number of slot times to delay before the nth retransmission is chosen as a uniformly distributed random integer in the range of:

 $0 \leq r < 2^k$ 

where: k = minimum (n, 10)

For example, if this is the third retry,

- n = 3k = min(3,10) = 3.
- 2<sup>3</sup> = 8

Therefore, r is a random number from zero to eight.

If all 16 attempts fail, the LANCE sets the RTRY bit in the current Transmit Message Descriptor 3 (TMD<sub>3</sub>) in memory, gives up ownership (sets the own bit to zero) for this packet, and processes the next packet in transmit ring for transmission. If a late collision occurs, the LANCE does not transmit the same packet again. It terminates the transmission, notes the LCOL error in TMD<sub>3</sub>, and transmits the next packet in the ring.

#### **COLLISION - MICROCODE INTERACTION**

The microprogram uses the time provided by Collision Jam, Interpacket Delay, and the backoff interval to restore the address and byte counts internally and to start loading the Silo in anticipation of retransmission. To utilize the channel properly, it is important that the LANCE be ready to transmit when the backoff interval elapses.

#### TIME DOMAIN REFLECTOMETRY

The LANCE contains a time domain reflectometry counter (TDR). The TDR counter is ten bits wide. It counts at a 10MHz rate. It is cleared by the microprogram and counts upon the assertion of RENA during transmission. Counting stops if CLSN becomes true or if RENA goes inactive. The counter does not wrap around. When the counter reaches a value of all ones, that value is held until it is cleared. The value in the TDR is written into memory following the transmission of the packet. TDR is used to determine the location of suspected cable faults.

#### **COLLISION PAIR TEST (HEARTBEAT, SQE)**

An open in the cable causes a reflection which the coaxial cable transceiver detects as a collision. A short in the cable causes RENA not to become active or to drop out after becoming active. During the Interpacket Delay following the negation of TENA, the CLSN input is asserted (as a result of collision becoming active) by some transceivers as a self-test called Heartbeat or SQE (Signal Quality Error) test. If the CLSN input is not asserted within 2.0us following the completion of transmission (after TENA goes low), then the LANCE will set the CERR bit in CSR<sub>0</sub>. CERR error does not cause an interrupt to occur (INTR = 0).

# 1.8.3 ERROR REPORTING AND DIAGNOSTICS

Extensive error reporting is provided by the LANCE. Error conditions reported relate to either the network as a whole or to data packets. Network-related errors are recorded as flags in the CSRs and are examined by the CPU following interrupt. Packet-related errors are written into descriptor entries corresponding to the packet.

System-related errors include:

- 1. Babbling Transmitter Transmitter attempting to transmit more than 1518 data bytes in one packet.
- 2. Collision Collision detection circuitry non-functional.
- 3. Missed Packet Insufficient buffer space.
- 4. Memory Timeout Memory response failure
- Packet-related errors include:
- 1. CRC Invalid data
- 2. Framing Packet did not end on byte boundary
- Overflow/Underflow Abnormal latency in servicing a DMA request
- 4. Buffer Insufficient buffer space available

The LANCE performs several diagnostic routines that enhance the reliability and integrity of the system. These include a CRC logic check and two loopback modes (internal/external). Errors may be introduced into the system to check error detection logic. A Time Domain Reflectometer is incorporated into the LANCE to aid system designers to locate faults in the Ethernet cable. Shorts and opens manifest themselves in reflections that are sensed by the TDR.

#### **CYCLIC REDUNDANCY CHECK (CRC)**

The LANCE utilizes the 32 bit CRC function used in the Autodin-II network. Refer to the Ethernet specification (Section 6.2.4 Frame Check Sequence Field and Appendix C, CRC Implementation) for more detail. The LANCE requirements for the CRC logic are:

- TRANSMISSION Mode bit 2 (LOOP) = 0, Mode bit 3 (DTCR) = 0. The LANCE calculates the CRC from the first bit following the Start bit to the last bit of the data field. The CRC value inverted is appended to the transmission in one unbroken bit stream.
- RECEPTION Mode bit 2 (LOOP) = 0. The LANCE performs a check on the input bit stream from the first bit following the Start bit to the last bit in the frame. The LANCE continually samples the state of the CRC check on framed

byte boundaries and, when the incoming bit stream stops, the last sample determines the state of the CRC error. Framing error (FRAM) is not reported if there is no CRC error.

- LOOPBACK Mode bit 2 (LOOP) = 1, Mode bit 3 (DTRC) = 0. The LANCE generates and appends the CRC value to the outgoing bit stream as in transmission but does not perform the CRC check of the incoming bit stream.
- LOOPBACK Mode bit 2 (LOOP) = 1, Mode bit 3 (DTRC) = 1. The LANCE performs the CRC check on the incoming bit stream as in reception but does not generate or append the CRC value to the outgoing bit stream during transmission.

#### LOOPBACK

The LANCE normally operates as a half-duplex device. However, to provide an on-line operational test of the LANCE, a pseudo-full duplex mode is provided. In this mode, simultaneous transmission and reception of a loopback packet are enabled with the following constraints:

- 1. The packet length must be from eight to 32 bytes long, exclusive of the CRC bits.
- 2. Serial transmission does not begin until the Silo contains the entire output packet.
- 3. Moving the input packet from the Silo to the memory does not begin until the serial input bit stream terminates.
- CRC may be either generated and appended to the output serial bit stream or may be checked on the input serial bit stream but not both in the same transaction.
- In internal loopback, the packets should be addressed to the node itself. If not, the chip must be re-initialized with non-matching source and destination addresses after each test.
- In external loopback, multicast addressing can be used only when DTCR = 1 is in the mode register. In this case, the user needs to append the CRC bytes.
- 7. In external loopback, the Silo pointers sometimes get misaligned with heavy traffic on the network. It is recommended that the user repeats the test several times after the first time it fails. This can help isolate the failure to Silo pointer misalignment or other causes. For detail External Loopback Test Procedure, please refer to Appendix C.

Loopback is controlled by the INTL, DTCR, and LOOP (bits 2, 3,and 6) of the MODE register.

#### 1.8.4 BUFFER MANAGEMENT

A key feature of the LANCE and its on-board DMA channel is the flexibility and speed of communication between the LANCE and the host microprocessor through common memory locations. The basic organization of the buffer management is a circular queue of tasks in memory called descriptor rings. Refer to Figure 1-6 and Figure 1-7.

The transmit and receive operations are described by separate descriptor rings. Up to 128 tasks may be queued on a descriptor ring awaiting execution by the LANCE. Each entry in a descriptor ring contains a pointer to a data buffer and an entry for the length of the buffer.





1-14

Data buffers can be chained to handle a packet that is longer than the buffer. The LANCE searches the descriptor rings in a lookahead operation to determine the next empty buffer when chaining is needed or when back-to-back packets are being received. As each buffer is filled, an OWN bit in the descriptor ring entry is reset, allowing the host processor to process the data in the buffer.

#### RING ACCESS BY THE LANCE

After the LANCE is initialized and started, the CPU and the LANCE communicate via transmit and receive rings (in memory) for packet transmission and reception. The LANCE contains eight 16-bit registers. The first four registers store the four entries in the descriptor that points to the current buffer. The other four registers store the same information for the descriptor that points to the next buffer to be processed (the lookahead buffer). Refer to Figure 1-2.

#### TRANSMIT RING BUFFER MANAGEMENT

After the LANCE has been initialized, whenever the Ethernet is inactive, the LANCE automatically polls the first transmit ring entry in memory. The polling occurs every 1.6ms and consists of reading the status word (TMD<sub>1</sub>) of the transmit ring entry until it finds the OWN bit and STP bit set to one. The OWN bit set to one in the transmit ring indicates a buffer ready to be transmitted. The STP bit indicates that this is the start of a packet.

When the LANCE finds that a buffer is to be transmitted, it transfers the low order bits of the buffer address from TMD<sub>0</sub> and byte count from TMD<sub>2</sub> into the current buffer pointer in LANCE. Each of these memory reads is done with a separate arbitration cycle for each transfer. The high order bits of the address are in TMD<sub>1</sub> which have already been transferred.

If the packet is larger than the buffer, the buffers are datachained and the ENP (end of the packet) is zero in all of the buffers except the buffer containing the end of the packet. If ENP equals zero for the buffer being transmitted, the LANCE does one lookahead for the next buffer. The lookahead is done in between data transfers to or from the Silo. It consists of one single word DMA read (TMD<sub>1</sub>) to find out if it owns the buffer and two more reads, (TMD<sub>0</sub> and TMD<sub>2</sub>) if it does own it.

If LANCE does own the next buffer, it transfers the address and byte count of this buffer into the lookahead buffer in the LANCE. After the LANCE completes transferring the current buffer into the Silo, it clears the OWN bit for this buffer and immediately starts loading the Silo from the next buffer.

If the LANCE finds during the lookahead that it does not own the next transmit Descriptor Table Entry (DTE), it will transmit the current buffer and update the status of the current ring entry by setting the BUFF bit in TMD<sub>3</sub>. BUFF error causes the transmit section of the LANCE to turn off (CSR<sub>0</sub>, TXON = 0). The chip has to be re-initialized to turn transmitter on.

While transmitting, if a RTRY or LCOL (late collision) occurs, the LANCE stops transmitting the packet. It clears the OWN bit in TMD<sub>1</sub> and sets the TINT bit in CSR<sub>0</sub> causing an interrupt if INEA = 1 (interrupts enabled). The LANCE does not transmit the remainder of the buffers in this packet. Instead, it clears the own bit and sets the TINT bit in each Descriptor Table Entry it polls until it finds a buffer with both the STP bit and OWN bit set indicating the start of the next packet to send.

When the transmit buffers are not data-chained (current descriptor's ENP = 1), the LANCE does not perform any lookahead operation. It transmits the current buffer and updates the status TMD<sub>1</sub> (and TMD<sub>3</sub> if an error occurred) and then clears the OWN bit in TMD<sub>1</sub>. The LANCE immediately checks the next descriptor in the ring to see if another packet is ready to be sent. If it is ready, the LANCE proceeds to read the buffer address and byte count and to transmit the packet. If no packet is ready, it resumes polling the ring every 1.6ms.

After each complete packet has been transmitted from the Silo to the cable, the LANCE updates the status in TMD<sub>1</sub> (and TMD<sub>3</sub> if an error occurred). Then it releases the last buffer of the packet to the CPU. It then immediately polls the transmit descriptor ring for another packet to send. This guarantees the back-to-back transmission of packets when packets are ready to transmit.

#### **RECEIVE RING BUFFER MANAGEMENT**

When the receiver is enabled, the LANCE polls the first receive ring entry once every 1.6 ms for buffer ownership so that it will be ready for the next incoming packet. After the LANCE owns a buffer, it reads the remainder of the buffer address (from RMD<sub>0</sub>) and the byte count (from RMD<sub>2</sub>) into the current buffer in the LANCE. After the LANCE has filled the first buffer with data from a received packet, it polls the next receive descriptor ring entry for the next buffer to fill.

When a packet arrives from the cable, and the LANCE does not own any buffer, it polls the receive ring entry once for the buffer. If it does not get the buffer, it sets the MISS error bit in CSR<sub>0</sub> and does not poll the receive ring entry again until the packet ends. (In the previous revision, Rev.B, the LANCE polled the entry every few microseconds until it either received the buffer or the Silo overflowed.)

Assuming that the LANCE owns a buffer when a packet arrives from the cable, the LANCE does one lookahead operation in between periods of data transfer from the Silo. The LANCE needs to have a buffer ready in case the current buffer needs data-chaining. The lookahead operation consists of one single word DMA read (RMD<sub>1</sub>) to find out if it owns the buffer and two more reads, (RMD<sub>0</sub> and RMD<sub>2</sub>) if it does own it.

Whether the LANCE owns the next buffer or not, it will transfer data from the Silo to the current buffer in burst mode (eight words for each DMA arbitration cycle). If the packet being received requires data-chaining and the LANCE does not own the next buffer, the LANCE updates the current buffer status by setting the BUFF error bit.

If the LANCE does own the next buffer and needs datachaining, when the first buffer is full it releases it by clearing the OWN bit. It then starts filling the next buffer. In between data transfers from the Silo, it does one lookahead operation for ownership of the next buffer to be ready for more data-chaining if needed.

After each complete packet has been received and transferred from the Silo to the buffers, the LANCE updates the status in  $RMD_1$  (and  $RMD_3$  if an error occurred). Then it releases the last buffer of the packet to the CPU.

#### 1.8.5 LANCE INTERFACE

CSR bits such as ACON, BCON, and BSWP are used for programming the pin functions used for different interfacing schemes. For example, ACON is used to program the polarity of the Address Strobe signal ALE/AS.

BCON is the byte control bit that redefines the BYTE MASK I/O pins to handle odd address boundaries and redefines the  $\overline{HOLD}$  I/O pin for daisy-chain operation when BCON = 1. In addressing word organized, byte addressable memories (BCON = 1), the BYTE signal is decoded along with the least significant address bit to determine odd or even (upper or lower byte) byte address.

When BCON = 1 in a daisy-chain operation, the  $\overline{BM_1}$  pin is used as  $\overline{BUSAKQ}$  the  $\overline{HOLD}$  pin is used as  $\overline{BUSRQ}$  and the pin  $\overline{HLDA}$  is used. When a DMA controller is used for arbitration, only the  $\overline{HOLD}$  and  $\overline{HLDA}$  pins are used.

When BCON = 0, the BYTE MASK pins 15 and 16 ( $\overline{BM}_0$  and  $\overline{BM}_1$ ) are used to specify byte selection on the DAL lines as whole word, upper byte, lower byte, or none.

All data transfers from the LANCE in the Bus Master mode are timed by ALE,  $\overline{DAS}$ , and  $\overline{READY}$ . The automatic adjustment of the LANCE cycle by the  $\overline{READY}$  signal allows synchronization with variable cycle time memory due either to memory refresh or to dual port access. Bus cycles are a minimum of 600ns duration and can be increased in 100ns increments.

#### **READ SEQUENCE (Master Mode)**

The read memory cycle is started by placing valid addresses on DAL<sub>00</sub>-DAL<sub>15</sub> and A<sub>16</sub>-A<sub>23</sub>. The BYTE MASK signals are asserted to indicate a word, upper byte, or lower byte memory reference. READ indicates the type of cycle. ALE or  $\overline{AS}$  are pulsed and the trailing edge of either can be used to latch addresses. DAL<sub>00</sub>-DAL<sub>15</sub> go into a 3-state mode and  $\overline{DAS}$  falls low to signal the beginning of the memory access. The memory responds by placing  $\overline{READY}$  low to indicate that the DAL lines have valid data. The LANCE then latches memory data on the rising edge of  $\overline{DAS}$  which in turn ends the memory cycle and  $\overline{READY}$  returns to high.

Data transfers between the bus transceivers and the LANCE are controlled by the  $\overline{DALI}$  and  $\overline{DALO}$  lines.  $\overline{DALI}$  diverts data toward the LANCE.  $\overline{DALO}$  diverts data or addresses away from the LANCE. During a read cycle,  $\overline{DALO}$  goes inactive before  $\overline{DALI}$  becomes active to avoid "spiking" the bus transceivers.

#### WRITE SEQUENCE (Master Mode)

The write to memory cycle is similar to the read cycle except that the DAL lines change from containing addresses to containing data after ALE or  $\overline{AS}$  goes inactive. After data is valid on the bus,  $\overline{DAS}$  goes active. Data to memory is held valid for some time after  $\overline{DAS}$  goes inactive.

# 1.8.6 LANCE DMA TRANSFER (Bus Master Mode)

The LANCE has two types of DMA transfers: Burst Mode and Single Word transfers.

#### BURST MODE

Burst mode is used for the transfer of packets between the Silo and processor memory. Each burst transfer is eight words long and is done in one DMA arbitration cycle. After the LANCE receives the bus acknowledge (HLDA = low) signal, it does eight word transfers using eight DMA cycles (600 ns per cycle minimum) before it releases the bus request signal (HOLD = low).

Burst transfers are always eight word transfers unless the buffer in memory starts on an odd byte boundary or there are fewer than eight words remaining to be transferred. If the buffer starts on an odd address, one byte and seven words are transferred on the first burst transfer. If fewer than eight words remain to be transferred at the end of a packet, the burst transfer transfers as many full words as remain plus a single byte (if any) as the last transfer in the burst.

#### SINGLE WORD DMA TRANSFERS

The LANCE initiates single word DMA transfers to access the Transmit Descriptor Ring, Receive Descriptor Ring, and Initialization Block. The LANCE does not initiate any burst transfers when it owns the descriptor and is accessing the descriptor entries (an average of 3 to 4 separate DMA cycles are required for a multi-buffer packet) or when it is reading the Initialization Block.

#### 1.8.7 SILO OPERATION

The Silo provides temporary buffer storage for data being transferred between the parallel bus I/O pins and the serial bus I/O pins in the LANCE. The capacity of the Silo is 48 bytes. It is a first in first out (FIFO) buffer.

#### TRANSMIT

Data is loaded into the Silo from memory under internal microprogram control. The Silo must have more than eight words (16 bytes) empty before the LANCE requests the DMA bus (by asserting  $\overline{HOLD}$ ). The LANCE starts sending the preamble to the cable (providing the line is idle) as soon as the first byte is loaded into the Silo from memory. If a collision is detected causing the transmitter to back off, loading the Silo continues until it contains 32 bytes ready for transmission. Reception has priority over transmission during the time that the transmitter is backing off.

#### RECEIVE

Data from the cable is loaded into the Silo through the serial input shift register during reception. Data is transferred from the Silo into memory under internal microprogram control. The LANCE waits until the Silo has at least eight words (16 bytes) of data before initiating a DMA burst transfer. Neither the preamble nor the sync is loaded into the Silo during reception.

#### **MEMORY BYTE ALIGNMENT**

Memory buffers begin and end on arbitrary byte boundaries. Parallel data is byte-aligned between the Silo and DAL lines (DAL<sub>0</sub>-DAL<sub>15</sub>). Byte alignment can be reversed by setting the Byte Swap (BSWP) BIT in CSR<sub>3</sub>. Byte Swap (BSWP = 1) is done only on transfers between the Silo and memory. Refer to Table 1-2.

| Word/byte<br>in Memory              | BSWP             | Silo<br>Byte             | DAL Pins                           |
|-------------------------------------|------------------|--------------------------|------------------------------------|
| Word from<br>even memory<br>address | 0<br>0<br>1<br>1 | n<br>n + 1<br>n<br>n + 1 | 0 - 7<br>8 - 15<br>8 - 15<br>0 - 7 |
| Byte from<br>even memory<br>address | 0<br>1           | n<br>n                   | 0 - 7<br>8 - 15                    |
| Byte from<br>odd memory<br>address  | 0<br>1           | n<br>n                   | 8 - 15<br>0 - 7                    |
| Word to<br>even memory<br>address   | 0<br>1           | n<br>n + 1               | 0 - 7<br>8 - 15                    |
| Byte to<br>even memory<br>address   | 0<br>0<br>1<br>1 | n<br>x<br>n<br>x         | 0 - 7<br>8 - 15<br>8 - 15<br>0 - 7 |
| Byte to<br>odd memory<br>address    | 0<br>0<br>1<br>1 | x<br>n<br>x<br>n         | 0 - 7<br>8 - 15<br>8 - 15<br>0 - 7 |

#### Table 1-2. Silo - Memory Byte Alignment

#### 1.8.8 ETHERNET/IEEE 802.3 INTERFACE

The Ethernet (or IEEE 802.3 standard) is the data link and physical level in the communication system. The LANCE performs the encapsulation/decapsulation function of the data link layer and also interfaces the Ethernet through a Serial Interface Adapter (SIA) (Am7992) and a transceiver (Am7995).

A typical Ethernet/IEEE802.3 node is shown in Figure 1-8. This figure also shows a Cheapernet for comparison. Cheapernet costs less because it does not require a drop cable to the transceiver. The transceiver is a part of the DTE. The bulky Ethernet coaxial cable and tap connection is replaced by Rg58 cable and BNC connectors. Cheapernet runs at the same speed as Ethernet.

#### SERIAL TRANSMISSION

Serial transmission consists of sending an unbroken bit stream from the TX I/O pin of the LANCE. The bit stream has the following format: (Refer to Figure 1-9)

- 1. Preamble: A stream of alternating ones and zeros 62 bits long supplied by LANCE.
- Sync.: Two successive ones following the preamble supplied by LANCE.
- 3. Destination Address: Six byte address supplied by user.
- 4. Source Address: Six byte address supplied by user.
- 5. Type: Two byte field for type or length information supplied by user.
- Data: 46 to 1500 bytes of data serialized with the LSB first supplied by user.

 CRC: Four byte cyclic redundancy check code supplied by LANCE. It is an inverted 32 bit polynomial calculated from the address, type field, and data field. It is not transmitted if the transmission of the data field is truncated for any reason, CLSN becomes asserted (collision detected), or MODE <3> DTCR = 1 in a normal or loopback transmission mode.

The format for the IEEE 802.3 MAC Frame is shown in Figure 1-10. It is almost identical to the Ethernet format except for the labeling and a pad preceding the CRC. The preamble is shorter and the sync is longer but the code is identical.

Transmission is indicated at the I/O pin by the assertion of TENA with the first bit of the preamble. TENA is negated after the last transmitted bit.

The LANCE starts transmitting the preamble when all of the following conditions are met:

- 1. There is at least one byte of data to be transmitted in the Silo.
- 2. No carrier detected. Both RENA and CLSN are inactive.
- 3. The interpacket delay has elapsed.
- 4. If a retransmission, the backoff interval has elapsed.

The Interpacket Gap Time (IPG) for back to back transmission is 9.6 to 10.6 microseconds including synchronization. The interpacket delay interval begins immediately after the negation of the RENA signal. During the first 4.1 us of the IPG, RENA is masked internally.

When the LANCE is waiting for the interpacket delay to elapse, it begins transmission immediately after the interpacket delay interval, independent of the state of RENA. However, RENA must be asserted during the time that TENA is high. Otherwise, the LCAR (loss of carrier) bit is set in TMD<sub>3</sub> after the packet has been transmitted.

#### SERIAL RECEPTION

Serial reception consists of receiving an unbroken bit stream on the RX I/O pin of the LANCE. The Destination Address and data are framed into bytes and enter the Silo. The Source Address and Type field are part of the data which are transparent to the LANCE. They pass through the Silo into memory along with the CRC. The LANCE strips off the preamble and sync bits. Refer to Figure 1-9 and Figure 1-10. The format is:

- Preamble/Start bit: Two ones occurring a minimum of eight bit times after the assertion of RENA. The last one is the Start bit.
- 2. Destination Address: The 48 bits (six bytes) following the start bit.
- 3. Data: The serialized byte stream following the Destination Address. The last four complete bytes are the CRC.

Reception is indicated at the I/O pin by the assertion of RENA and the presence of clock on RCLK while TENA is inactive. After the eighth RCLK, (about 800ns), after RENA is asserted (goes high), the LANCE samples the incoming bits looking for the sync bits "11" following a zero. After it finds the sync bits, it starts calculating CRC on the incoming bits and loading the Silo on byte boundaries.



The LANCE discards packets with less than 64 bytes (runt packet) and reuses the receive buffer for the next packet. This is the only case when the LANCE discards a packet. A runt packet is normally the result of a collision.

If RENA is asserted and remains asserted during the first 4.1us of IPG following a receive, the LANCE will not receive the packet. If this condition occurs following a transmit, the LANCE starts to look for the sync bits (011) about 800ns (8 bit times) after the 4.1us window has elapsed. Therefore, the packet may be received correctly if at least 8 bits of the preamble are received after the 4.1us window. Otherwise, the packet may contain a CRC error. (The LANCE may be locking to a sync pattern in the middle of data.) The packet may be discarded because the loss of data during the 4.1us window made it a runt packet.

If RENA is asserted after the 4.1us window, the LANCE treats this as the start of a new packet. It starts to look for the sync bits 8 bit times after RENA becomes active.

When a received packet terminates, if it does not end on a byte boundary, a framing error has occurred. The number of bits left over after the last full byte are called dribbling bits. The framing error is reported to the user as follows:

- If there is no CRC error, then no framing error is reported (FRAM = 0) regardless of the number of dribbling bits.
- If there is a CRC error, then the framing error is reported (FRAM = 1) if there are one or more dribbling bits.
- 3. If there are no dribbling bits, there is no framing error. There may or may not be a CRC error.

#### THE LANCE RECOVERY AND RE-INITIALIZATION

The transmitter and receiver section of the LANCE are turned on via the Initialization Block, Mode Register DRX and DTX bits. The state of the transmitter and the receiver are monitored through the CSR<sub>0</sub> RXON, TXON bits). The LANCE must be re-initialized to transmit/receive if the transmitter and/or receiver has not been turned on during the original initialization. The LANCE must also be re-initialized if either section shuts off because of an error (MERR, UFLO, TX BUFF).

The LANCE should be re-initialized with care. The user should rearrange the descriptors in the transmit and receive rings prior to re-initialization. This is necessary because the transmit and receive descriptor ring pointers are reset to the beginning of the rings during initialization.

To re-initialize the LANCE, the user must stop the LANCE by setting the stop bit in CSR<sub>0</sub> prior to setting the INIT bit (in CSR<sub>0</sub>). Because setting the stop bit clears CSR<sub>3</sub>, this register must be reprogrammed unless default values are used for BCON, ACON, and BSWP. CSR<sub>1</sub> and CSR<sub>2</sub> must be reloaded when the STOP bit is set.

The LANCE may be restarted without initialization by setting the STRT bit in CSR<sub>0</sub>. The STRT bit starts the LANCE in accordance with the parameters setup in the Mode register. If DTX and DRX are set to zero in the Mode Register, the transmitter and the receiver will be turned on again when the STRT bit is set. However, this method of restart is not recommended if the LANCE stopped in the middle of a transmission or reception or if the buffers are data-chained.

#### **ETHERNET/IEEE 802.3 DIFFERENCES**

The only differences in the frame formats are:

- 1. The Ethernet labels the first 62 bits preamble and the next two bits sync. The IEEE 802.3 labels the first 56 bits preamble and the next 8 bits sync (SFD). The coding of the first 64 bits is identical.
- 2. The Ethernet has a two-byte type field to specify the type of packet. The length is not specified in the packet. The LANCE supplies the packet length during reception. The packet length consists of all the bits starting at the destination address and ending with the last byte of the packet. The Ethernet frame consists of the packet plus the preamble.
- The IEEE 802.3 has no type field but in its place is a twobyte length field to specify the amount of data in the packet.
- 4. The IEEE 802.3 has a pad field at the end of the data portion and preceding the CRC. The use of a pad allows the user to send and receive packets that have less than 64 bytes of data. In contrast, Ethernet requires a minimum packet size of 64 bytes for packets that are not datachained and 100 bytes for packets that are data-chained.
- Ethernet, Version 2, specifies that the collision detect of the transceiver must be activated during the interpacket gap time.

# 1.9 LANCE REGISTERS AND BUFFERS

There are four Control and Status Registers (CSRs) resident within the chip.  $CSR_0$  contains the current status information during operation and the Start, Stop, and Initialize control signals.  $CSR_1$  and  $CSR_2$  contains the address in memory of the Initialization Block.  $CSR_3$  contains control bits for Byte Swap, ALE Control, and Byte Control. These registers are described following a description of the two ports used to access the CSRs. The CSRs are accessed through two bus-addressable ports, an address port (RAP) and a data port (RDP).

#### 1.9.1 ADDRESS AND DATA PORTS

The CSRs are accessed in a two-step operation. The address of the CSR to be accessed is written into the address port (RAP) during a bus slave transaction. During a subsequent bus slave transaction, the data being read from (or written into) the data port (RDP) is read from (or written into) the CSR selected in the RAP.

Once written, the address in RAP remains unchanged until rewritten.

To distinguish the data port from the address port, a discrete  $I/O\ \text{pin}$  is provided.

| ADR I/O Pin | Port                        |
|-------------|-----------------------------|
| L           | Register Data Port (RDP)    |
| н           | Register Address Port (RAP) |

|                    |                  | 2                                                                                                                                                                                                                                                                                                                    | 1 0                                                                                                                                                                      | CC                                                                                                                                        | ONTR          |         | ND STATUS REGISTER 0 (CSR <sub>0</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    |                  |                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                          |                                                                                                                                           | 15 1          | 4 13 1  | 2 11 10 9 8 7 6 5 4 3 2 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                    |                  |                                                                                                                                                                                                                                                                                                                      | CSR S                                                                                                                                                                    | SELECT<br>ERVED ERR<br>BABL<br>F001490 CERR<br>MISS<br>MERR                                                                               |               |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| it                 | Name             | Description                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                          | RINT                                                                                                                                      |               |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 5:02               | RES              | Reserved and read as z                                                                                                                                                                                                                                                                                               | zeroes.                                                                                                                                                                  | IDON                                                                                                                                      |               |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1:00               | CSR(1:0)         | CSR address select<br>Selects the CSR to be<br>the RDP. RAP is cleared                                                                                                                                                                                                                                               | accessed to<br>by Bus RE                                                                                                                                                 | VRITE.<br>through<br>ESET.                                                                                                                |               |         | AFOC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                    |                  | CSR(1:0)                                                                                                                                                                                                                                                                                                             | CSR                                                                                                                                                                      | Tł                                                                                                                                        | ne LAM        | NCE u   | pdates CSR0 by logical "OR"ing the previo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                    |                  | 00<br>01<br>10<br>11                                                                                                                                                                                                                                                                                                 | CSR <sub>0</sub><br>CSR <sub>1</sub><br>CSR <sub>2</sub><br>CSR <sub>3</sub>                                                                                             | an<br>00                                                                                                                                  | nd pres<br>). | sent va | lue of CSR <sub>0</sub> . CSR <sub>0</sub> is accessible when RAF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                    |                  |                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                          | Bi                                                                                                                                        | it N          | lame    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                    |                  |                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                          | 15                                                                                                                                        | 5 E           | RR      | ERROR summary is set by the "OR" of BAI<br>CERB MISS and MERB ERB remains set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| REGI               | STER DA          | TA PORT (RDP)                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                          |                                                                                                                                           |               |         | long as any of the error flags are true.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| HEGI               | STER DA          | CSR DATA                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                          | 0                                                                                                                                         |               |         | Ing as any of the error flags are true.<br>ERR is read only; writing to it has no effect<br>is cleared by Bus RESET, by setting<br>STOP bit, or clearing the individual error fla                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| HEGI               | STER DA          | CSR DATA                                                                                                                                                                                                                                                                                                             | AF                                                                                                                                                                       | 0<br><br>F001450                                                                                                                          | 4 B           | BABL    | long as any of the error flags are true.<br>ERR is read only: writing to it has no effect<br>is cleared by Bus RESET, by setting<br>STOP bit, or clearing the individual error flag<br>BABBLE is a transmitter timeout error. It in<br>cates that the transmitter has been on<br>channel longer than the time required to set<br>the maximum length packet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| HEGI<br>Bit        | STER DA          | TA PORT (RDP) CSR DATA Description                                                                                                                                                                                                                                                                                   | AF                                                                                                                                                                       | 0<br>14<br>F001450                                                                                                                        | 4 B           | BABL    | Ing as any of the error flags are true.<br>ERR is read only; writing to it has no effect<br>is cleared by Bus RESET, by setting<br>STOP bit, or clearing the individual error fla<br>BABBLE is a transmitter timeout error. It in<br>cates that the transmitter has been on<br>channel longer than the time required to set<br>the maximum length packet.<br>BABL is a flag which indicates excess                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| <b>Bit</b><br>5:00 | Name<br>CSR Data | CSR DATA<br>CSR DATA<br>Description<br>Writing data into RDP in<br>the CSR selected in RA<br>from the RDP reads the<br>selected in RAP. CSR1<br>are accessible only wh<br>CSR0 is set.                                                                                                                               | AF<br>writes the d<br>P. Reading t<br>e data from th<br>data from the<br>cSR2 and<br>nen the STO                                                                         | 0<br>F001450<br>data into<br>the data<br>the CSR<br>d CSR <sub>3</sub><br>OP bit of                                                       | 4 B           | BABL    | long as any of the error flags are true.<br>ERR is read only; writing to it has no effect<br>is cleared by Bus RESET, by setting<br>STOP bit, or clearing the individual error fla<br>BABBLE is a transmitter timeout error. It in<br>cates that the transmitter has been on<br>channel longer than the time required to set<br>the maximum length packet.<br>BABL is a flag which indicates excess<br>length in the transmit buffer. It is set after 15<br>data bytes have been transmitted; the c<br>continues to transmit until the whole packet<br>transmitted or there is a failure. When BA<br>error occurs, an interrupt is generated if IN<br>= 1.                                                                                                                                                                                                                                                                                                                                                             |
| sit 5:00           | Name<br>CSR Data | CSR DATA<br>CSR DATA<br>Description<br>Writing data into RDP the CSR selected in RA<br>from the RDP reads the<br>selected in RAP. CSR1<br>are accessible only wh<br>CSR0 is set.<br>If the STOP bit is not s<br>to access CSR1, CSR2<br>will return READY, but<br>will return undefined division of the second       | writes the d<br>P. Reading t<br>e data from ti<br>1, CSR <sub>2</sub> and<br>en the STO<br>set while atte<br>2 or CSR <sub>3</sub> , t<br>a READ op<br>ata. WRITE        | 0<br>F001450<br>data into<br>the data<br>the CSR<br>d CSR <sub>3</sub><br>DP bit of<br>the chip<br>peration<br>E opera-                   | 4 B           | BABL    | long as any of the error flags are true.<br>ERR is read only; writing to it has no effect<br>is cleared by Bus RESET, by setting<br>STOP bit, or clearing the individual error fla<br>BABBLE is a transmitter timeout error. It in<br>cates that the transmitter has been on<br>channel longer than the time required to set<br>the maximum length packet.<br>BABL is a flag which indicates excess<br>length in the transmit buffer. It is set after 15<br>data bytes have been transmitted; the c<br>continues to transmit until the whole packet<br>transmitted or there is a failure. When BA<br>error occurs, an interrupt is generated if IN<br>= 1.<br>BABL is READ/CLEAR ONLY. It is set by<br>LANCE and cleared by writing a "1" into<br>bit. Writing a "0" has no effect. It is cleared<br>RESET or by setting the STOP bit.                                                                                                                                                                                 |
| <b>Bit</b><br>5:00 | Name<br>CSR Data | CSR DATA<br>CSR DATA<br>Description<br>Writing data into RDP of<br>the CSR selected in RA<br>from the RDP reads the<br>selected in RAP. CSR1<br>are accessible only wh<br>CSR0 is set.<br>If the STOP bit is not s<br>to access CSR1, CSR2<br>will return READY, but<br>will return undefined da<br>tion is ignored. | AF<br>writes the d<br>P. Reading t<br>e data from th<br>1, CSR <sub>2</sub> and<br>een the STO<br>set while atte<br>2 or CSR <sub>3</sub> , t<br>a READ op<br>ata. WRITE | 0<br>F001450<br>data into<br>the data<br>the CSR<br>d CSR <sub>3</sub><br>DP bit of<br>tempting<br>the chip<br>peration<br>E opera-<br>13 | \$ B          | BABL    | long as any of the error flags are true.<br>ERR is read only; writing to it has no effect<br>is cleared by Bu RESET, by setting<br>STOP bit, or clearing the individual error fla<br>BABBLE is a transmitter timeout error. It ir<br>cates that the transmitter has been on<br>channel longer than the time required to set<br>the maximum length packet.<br>BABL is a flag which indicates excess<br>length in the transmit buffer. It is set after 15<br>data bytes have been transmitted; the c<br>continues to transmit until the whole packet<br>transmitted or there is a failure. When BA<br>error occurs, an interrupt is generated if IN<br>= 1.<br>BABL is READ/CLEAR ONLY. It is set by<br>LANCE and cleared by writing a "1" into<br>bit. Writing a "0" has no effect. It is cleared<br>RESET or by setting the STOP bit.<br>COLLISION ERROR is a collision af<br>transmission transceiver test feature. It ir<br>cates that the collision input to the LANM<br>failed to activate within 2us after a LANC |

| Bit | Name | Description                                                                                                                                                                         | Bit | Name | Description                                                                                                                                                                                                     |  |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2   | MISS | MISSED PACKET is set when the receiver<br>loses a packet because it does not own a<br>receive buffer and the silo has overflowed, in-<br>dication loss of data                      | 07  | INTR | INTERRUPT FLAG is set by the "OR" of<br>BABL, MISS, MERR, RINT, TINT and IDON. If<br>INEA = 1, the INTR pin will be low.                                                                                        |  |
|     |      | Silo overflow is not reported because there is<br>no receive ring entry in which to write status.<br>When MISS is set, an interrunt is generated if                                 |     |      | INTR is READ ONLY; writing this bit has no<br>effect. INTR is cleared by RESET, by setting<br>the STOP bit, or<br>by clearing the condition causing the                                                         |  |
|     |      | INEA = 1.                                                                                                                                                                           |     |      | interrupt.                                                                                                                                                                                                      |  |
|     |      | MISS is READ/CLEAR ONLY. It is set by the LANCE and cleared by writing a "1" into the bit. Writing a "0" has no effect. It is cleared by RESET or by setting the STOP bit.          | 06  | INEA | INTERRUPT ENABLE allows the INTR I/O pin<br>to be driven low when the Interrupt Flag is set.<br>If INEA = 1 and INTR = 1, the INTR I/O pin<br>will be high, regardless of the state of the Inter-<br>rupt Flag. |  |
| 11  | MERR | MEMORY ERROR is set when the LANCE is<br>the Bus Master and has not received READY<br>within 25.6us after asserting the address on                                                  |     |      | INEA is READ/WRITE and cleared by RESET or by setting the STOP bit.                                                                                                                                             |  |
|     |      | the DAL lines.<br>When a Memory Error is detected, the<br>receiver and transmitter are turned                                                                                       |     |      | INEA cannot be set while STOP bit is set.<br>INEA can be set in parallel or after INIT and/or<br>STRT bit is set.                                                                                               |  |
|     |      | off and an interrupt is generated if INEA = 1.                                                                                                                                      | 05  | RXON | RECEIVER ON indicates that the receiver is<br>enabled. RXON is set when STRT is set if<br>DRX = 0 in the MODE register in the briticities                                                                       |  |
|     |      | MERR is READ/CLEAR ONLY. It is set by the<br>LANCE and cleared by writing a "1" into the<br>bit. Writing a "0" has no effect. It is cleared by<br>RESET or by setting the STOP bit. |     |      | tion Block and the Initialization Block has been<br>read by the LANCE by setting the INIT bit.<br>RXON is cleared when IDON is set from set-                                                                    |  |
| 10  | RINT | RECEIVER INTERRUPT is set when the LANCE updates an entry in the Receive Descriptor Ring for the last buffer received before fall of carrier.                                       |     |      | register, or a memory error (MERR) has oc-<br>curred. RXON is READ ONLY; writing this bit<br>has no effect. RXON is cleared by RESET or<br>by setting the STOP bit.                                             |  |
|     |      | When RINT is set an interrupt is generated if INEA = 1.                                                                                                                             | 04  | TXON | TRANSMITTER ON indicates that the transmitter is enabled. TXON is set when                                                                                                                                      |  |
|     |      | RINT is READ/CLEAR ONLY. It is set by the LANCE and cleared by writing a "1" into the bit. Writing a "0" has no effect. It is cleared by RESET or by setting the STOP bit.          |     |      | STRT is set if DTX = 0 in the MODE register in<br>the Initialization Block and the INIT bit has<br>been set. TXON is cleared when IDON is set<br>and DTX = 1 in the MODE register or an error,                  |  |
| 09  | TINT | TRANSMITTER INTERRUPT is set when the<br>LANCE updates an entry in the transmit<br>descriptor ring for the last buffer sent or                                                      |     |      | such as MERR, UFLO or BUFF, has occurred<br>during transmission.<br>TXON is READ ONLY; writing this bit has no                                                                                                  |  |
|     |      | transmission is stopped due to a failure.<br>When TINT is set, an interrupt is generated if                                                                                         |     |      | effect. TXON is cleared by RESET or by set-<br>ting the STOP bit.                                                                                                                                               |  |
|     |      | INEA = 1.                                                                                                                                                                           | 03  | TDMD | TRANSMIT DEMAND - when set - causes the<br>LANCE to access the Transmit Descriptor                                                                                                                              |  |
|     |      | LANCE and cleared by writing a "1" into the<br>bit. Writing a "0" has no effect. It is cleared by<br>RESET or by setting the STOP bit.                                              |     |      | Ring without waiting for the polling time inter-<br>val to elapse. TDMD need not be set to<br>transmit a packet; it merely hastens the chip's<br>response to a Transmit Descriptor Ping entry                   |  |
| 08  | IDON | INITIALIZATION DONE indicates that the chip has completed the initialization procedure                                                                                              |     |      | insertion by the host.                                                                                                                                                                                          |  |
|     |      | started by setting the INIT bit. The LANCE has<br>read the Initialization Block from memory and<br>stored the new parameters.                                                       |     |      | IDMD is WRITE WITH ONE ONLY and is<br>cleared by the microcode after it is used. It<br>may read as a "1" for a short time after it is<br>written because the microcode may have                                 |  |
|     |      | When IDON is set, an interrupt is generated if $INEA = 1$ .                                                                                                                         |     |      | been busy when TDMD was set. It is also<br>cleared by RESET or by setting the STOP bit.                                                                                                                         |  |
|     |      | IDON is READ/CLEAR ONLY. It is set by the LANCE and cleared by writing a "1" into the bit. Writing a "0" has no effect. It is cleared by DESET active active set to STOR bit.       |     |      | Writing a "0" in this bit has no effect.                                                                                                                                                                        |  |

#### Bit Name Description

02 STOP STOP disables the chip from all external activity when set and clears the internal logic. Setting STOP is the equivalent of asserting RESET. The LANCE remains inactive and STOP remains set until the STRT or INIT bit is set. If STRT, INIT and STOP are all set together, STOP overrides the other bits and only STOP will be set.

> STOP is READ/WRITE WITH ONE ONLY and set by RESET. Writing a "0" to this bit has no effect. STOP is cleared by setting either INIT or STRT.

01 STRT START enables the LANCE to send and receive packets, perform direct memory access, and do buffer management. STOP bit must be set prior to setting the STRT bit. Setting STRT clears the STOP bit.

INIT and STRT must not be set in the same cycle. Set INIT first and wait for IDON (IDON=1) before setting STRT bit. INIT is READ/WRITE WITH ONE ONLY. Writing a "0" into this bit has no effect. STRT is cleared by RESET or by setting the STOP bit.

00 INIT INITIALIZE, when set, causes the chip to begin the initialization procedure and access the Initialization Block. STOP bit must be set prior to setting the INIT bit. Setting INIT clears the STOP bit.

INIT and STRT must not be set in the same cycle. Set INIT first and wait for IDON (IDON=1) before setting STRT bit. INIT is READ/WRITE WITH "1" ONLY. Writing a "0" into this bit has no effect. INIT is cleared by RESET or by setting the STOP bit.

#### CONTROL AND STATUS REGISTER 1 (CSR1)

READ/WRITE: Accessible only when the STOP bit of  $CSR_0$  is a ONE and RAP = 01.

15 1 IADR 0

AF000970

| Bit   | Name | Description                                                                                          |
|-------|------|------------------------------------------------------------------------------------------------------|
| 15:01 | IADR | The low order 15 bits of the address of the first word (lowest address) in the Initialization Block. |
| 00    |      | Must be zero.                                                                                        |

#### CONTROL AND STATUS REGISTER 2 (CSR<sub>2</sub>)

READ/WRITE: Accessible only when the STOP bit of  $CSR_0$  is a ONE and RAP = 10.



07:00 IADR The high order 8 bits of the address of the first word (lowest address) in the Initialization Block.

#### CONTROL AND STATUS REGISTER 3 (CSR<sub>3</sub>)

CSR<sub>3</sub> allows redefinition of the Bus Master interface.

READ/WRITE: Accessible only when the STOP bit of  $CSR_0$  is ONE and RAP = 11.  $CSR_3$  is cleared by RESET or by setting the STOP bit in  $CSR_0$ .



AF000900

| Bit   | Name | Description                                                                                                                                                                                                                                             |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:03 | RES  | Reserved and read as "0".                                                                                                                                                                                                                               |
| 02    | BSWP | BYTE SWAP allows the LANCE to operate in systems that consider bits (15:08) of data to be at an even address and bits (07:00) to be a an odd address.                                                                                                   |
|       |      | When BSWP = 1, the LANCE will swap the<br>high and low bytes on DMA data transfers be<br>tween the silo and bus memory. Only data<br>from silo transfers is swapped; the Initializa-<br>tion Block data and Descriptor Ring entries are<br>NOT swapped. |
|       |      | BSWP is READ/WRITE and cleared by RESET or by setting the STOP bit in CSR <sub>0</sub> .                                                                                                                                                                |

| Bit | Name           | Description                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                     |
|-----|----------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| 01  | ACON           | ALE CONTROL d<br>ALE when the LAI<br>is READ/WRITE a<br>by setting the ST      | efines the as<br>NCE is a Bus<br>and cleared b<br>DP bit in CSF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | sertive state of<br>Master. ACON<br>y RESET and<br>R <sub>0</sub> . |
|     |                | ACON<br>0<br>i                                                                 | ALE<br>Asserted Hig<br>Asserted Lo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | gh<br>w                                                             |
| 00  | BCON           | BYTE CONTROL<br>and Hold I/O pins.<br>cleared by RESE<br>in CSR <sub>0</sub> . | Find the second second second second second second second second second section $\overline{T}$ or by setting section section second sec | he Byte Mask<br>AD/WRITE and<br>Ig the STOP bit                     |
|     | BCON<br>0<br>1 | Pin 15<br>BM <sub>0</sub><br>BYTE                                              | Pin 16<br>BM <sub>1</sub><br>BUSAKO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Pin 17<br>HOLD<br>BUSRQ                                             |

All data transfers from the LANCE in the Bus Master mode are in words. However, the LANCE can handle odd address boundaries and/or packets with an odd number of bytes.

#### 1.9.3 INITIALIZATION BLOCK

The Initialization Block consists of five registers; Mode Register, Physical Address Register, Logical Address Filter, Receive Descriptor Ring Pointer, and Transmit Descriptor Ring Pointer. Chip initialization includes the reading of the Initialization Block in memory to obtain the operating parameters.

The Initialization Block is read by the chip when the INIT bit in CSR0 is set. The INIT bit should be set before or concurrent with the STRT bit to insure proper parameter initialization and chip operation. After the chip has read the Initialization Block, IDON is set in  $CSR_0$  and an interrupt is generated if INEA = 1.

The following is a definition of the Initialization Block.

| Highest Address | TLEN-TDRA (31:16)<br>TDRA (15:00)<br>RLEN-RDRA (31:16)<br>RDRA (15:00)<br>LADRF (63:48)<br>LADRF (63:48)<br>LADRF (47:32)<br>LADRF (31:16)<br>LADRF (15:00)<br>PADR (47:32) | IADR + 22<br>IADR + 20<br>IADR + 18<br>IADR + 16<br>IADR + 14<br>IADR + 12<br>IADR + 10<br>IADR + 08<br>IADR + 06 |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
|                 | LADRF (15:00)<br>PADR (47:32)<br>PADR (31:16)                                                                                                                               | ADR + 08<br>ADR + 06<br>ADR + 04                                                                                  |
| Base Address    | PADR (15:00)<br>MODE                                                                                                                                                        | IADR + 02<br>IADR + 00                                                                                            |

#### MODE REGISTER

The Mode Register allows alteration of the chip's operating parameters. Normal operation is with the Mode Register clear.



AF000510

| Bit   | Name | Description                                                                                                                                                                                                                                                                                                                                                               |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | PROM | PROMISCUOUS mode. When PROM = 1, all incoming packets are accepted.                                                                                                                                                                                                                                                                                                       |
| 14:07 | RES  | RESERVED.                                                                                                                                                                                                                                                                                                                                                                 |
| 06    | INTL | INTERNAL LOOPBACK is enabled when the LOOP bit is set. Internal loopback lets the LANCE receive its own transmitted packet. Since this represents full duplex operation, the packet size is 8–32 bytes. INTERNAL LOOPBACK operates in promiscuous mode and when the packets are addressed to the node itself.                                                             |
|       |      | If the source and destination are different, the LANCE must be re-initialized after each test.                                                                                                                                                                                                                                                                            |
|       |      | The LANCE will not receive external packets in INTERNAL LOOPBACK mode.                                                                                                                                                                                                                                                                                                    |
|       |      | EXTERNAL LOOPBACK allows the LANCE to<br>transmit a packet through the SIA transceiver<br>cable out to the Ethernet coax. It is used to<br>determine the operability of all circuitry and<br>connections between the LANCE and the co-<br>axial cable. Multicast addressing in EXTER-<br>NAL LOOPBACK is valid only when DTCR=1<br>(user needs to append the 4-byte CRC). |
|       |      | In EXTERNAL LOOPBACK, the Silo READ/<br>WRITE pointers can get misaligned under<br>heavy traffic. The packet may get corrupted, or<br>not be received. Therefore, EXTERNAL<br>LOOPBACK should be executed several<br>times in order to isolate this type of error in<br>receiving the lost packet.                                                                        |

INTL is only valid if LOOP = 1; otherwise it is ignored.

| LOOP | INTL | LOOPBACK     |
|------|------|--------------|
| 0    | х    | No loopback. |

- х No loopback, normal
  - 0 External
- 1 Internal

1

1

| Bit     | Name | Description                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| )5      | DRTY | DISABLE RETRY. When DRTY = 1, the<br>LANCE will attempt only one transmission of a<br>packet. If there is a collision on the first<br>transmission attempt, a Retry Error (RTRY)<br>will be reported in Transmit Message Descrip-<br>tor 3 (TMD <sub>3</sub> ).                                                                                                                                                |
| )4      | COLL | FORCE COLLISION. This bit allows the collision logic to be tested. The LANCE must be in internal loopback mode of COLL to be valid. If COLL = 1, a collision will be forced during the subsequent transmission attempt. This will result in 16 total transmission attempts with a retry error reported in TMD <sub>3</sub> .                                                                                   |
| )3      | DTCR | DISABLE TRANSMIT CRC. When $DTCR = 0$ , the transmitter generates and appends a CRC to the transmitted packet. When $DTCR = 1$ , the CRC logic is allocated to the receiver and no CRC is generated or sent with the transmitted packet.                                                                                                                                                                       |
|         |      | During loopback, $DTCR = 0$ will cause a CRC to be generated on the transmitted packet, but no CRC check is done by the receiver since the CRC logic is shared and cannot generate and check CRC at the same time. The generated CRC is written into memory with the data and can be checked by the host software.                                                                                             |
|         |      | If DTCR = 1 during loopback, the host soft-<br>ware must append a CRC value to the<br>transmit data. The receiver checks the CRC<br>on the received data and reports any errors.<br>Since the CRC generator is used to generate<br>the hash filter, the multicast addressing cannot<br>be used when DTCR = 1.                                                                                                  |
| 02 LOOP | LOOP | LOOPBACK allows the LANCE to operate in<br>full duplex mode for test purposes. The packet<br>size is 8-32 bytes. The received packet can be<br>up to 36 bytes (32 + 4 bytes CRC) when<br>DTCR=0. During loopback, the runt packet fil-<br>ter is disabled because the packet is smaller<br>than the minimum size Ethernet packet (64<br>bytes).                                                                |
|         |      | LOOP = 1 allows simultaneous trans-<br>mission and reception for a message con-<br>strained to fit within the Silo. The chip waits<br>until the entire message is in the Silo before<br>serial transmission begins. The incoming data<br>stream fills the Silo from behind as it is being<br>emptied. Moving the received message out of<br>the Silo to memory does not begin until recep-<br>tion has ceased. |
|         |      | In loopback mode, transmit data chaining is<br>not possible. Receive data chaining is possi-<br>ble if receive buffers are 32 bytes long to allow<br>time for lookabeed                                                                                                                                                                                                                                        |

| Bit | Name | Description                                                                                                                                                                                                             |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01  | DTX  | DISABLE THE TRANSMITTER causes the LANCE to not access the Transmitter Descriptor Ring and therefore no transmissions are attempted. $DTX = 1$ clears the TXON bit in CSR <sub>0</sub> when initialization is complete. |
| 00  | DRX  | DISABLE THE RECEIVER causes the chip to<br>reject all incoming packets and not access the<br>Receive Descriptor Ring. $DRX = 1$ clears the<br>RXON bit in the CSR <sub>0</sub> when initialization is<br>complete.      |

|       |      | PADR 0                                                                                                     |
|-------|------|------------------------------------------------------------------------------------------------------------|
|       |      | AF000520                                                                                                   |
| Bit   | Name | Description                                                                                                |
| 47:00 | PADR | PHYSICAL ADDRESS is the unique 48-bit<br>physical address assigned to the LANCE.<br>PADR (0) must be zero. |

#### LOGICAL ADDRESS FILTER (LADRF)

63 0 LADRF
AF000500
Bit Name Description
63:00 LADRF The 64-bit mask used by the LANCE to accept logical addresses.

If the first bit of an incoming address is a "1" [PADR (0) = 1], the address is deemed logical and is passed through the logical address filter.

The logical address filter is a 64-bit mask that is used to accept incoming Logical Addresses. The incoming address is sent through the CRC circuit. After all 48 bits of the address have gone through the CRC circuit, the high order 6 bits of the resultant CRC are strobed into a register. This register is used to select one of the 64-bit positins in the Logical Address Filter. If the selected filter bit is a "1" the address is accepted and the packet is put in memory. The logical address filter only assures that there is a possibility that the incoming logical address belongs to the node. To determine if it belongs to the node, the incoming logical address that is stored in main memory is compared by software to the physical address that was loaded through the Initialization Block.

The Broadcast address, which is all Ones, does not go through the Logical Address Filter and is always enabled. If the Logical Address Filter is loaded with all zeroes, all incoming logical addresses except broadcast will be rejected.

| 29 2                                                           | 28 24 2                                | 23                                                                                                                                                                                                                                                         | 320                                                                                                                                                                                                   |
|----------------------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN                                                             | RES                                    | RDRA                                                                                                                                                                                                                                                       | 000                                                                                                                                                                                                   |
|                                                                |                                        |                                                                                                                                                                                                                                                            | AF000490                                                                                                                                                                                              |
|                                                                |                                        |                                                                                                                                                                                                                                                            |                                                                                                                                                                                                       |
| Bit                                                            | Name                                   | Description                                                                                                                                                                                                                                                |                                                                                                                                                                                                       |
| 1:29                                                           | RLEN                                   | RECEIVE RING LENG<br>entries in the receive<br>power of two.                                                                                                                                                                                               | GTH is the number of<br>ring expressed as a                                                                                                                                                           |
|                                                                |                                        |                                                                                                                                                                                                                                                            | Number                                                                                                                                                                                                |
|                                                                |                                        | RLEN                                                                                                                                                                                                                                                       | of Entries                                                                                                                                                                                            |
|                                                                |                                        | 0                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                     |
|                                                                |                                        | 1                                                                                                                                                                                                                                                          | 2                                                                                                                                                                                                     |
|                                                                |                                        | 2                                                                                                                                                                                                                                                          | 4                                                                                                                                                                                                     |
|                                                                |                                        | 3                                                                                                                                                                                                                                                          | 8                                                                                                                                                                                                     |
|                                                                |                                        | 4                                                                                                                                                                                                                                                          | 10                                                                                                                                                                                                    |
|                                                                |                                        | 6                                                                                                                                                                                                                                                          | 64                                                                                                                                                                                                    |
|                                                                |                                        | 7                                                                                                                                                                                                                                                          | 128                                                                                                                                                                                                   |
| 8.24                                                           | RES                                    | RESERVED                                                                                                                                                                                                                                                   |                                                                                                                                                                                                       |
| 0.24                                                           |                                        |                                                                                                                                                                                                                                                            |                                                                                                                                                                                                       |
| 3:03                                                           | RUNA                                   | the base address (Ic                                                                                                                                                                                                                                       | west address) of the                                                                                                                                                                                  |
|                                                                |                                        | Receive Descriptor Rin                                                                                                                                                                                                                                     | ng.                                                                                                                                                                                                   |
| 2.00                                                           |                                        | Receive Descriptor Rin<br>MUST BE ZEBOES.                                                                                                                                                                                                                  | ng.<br>These bits are RDRA                                                                                                                                                                            |
| 2:00                                                           |                                        | Receive Descriptor Rir<br>MUST BE ZEROES.<br>(02:00) and must be                                                                                                                                                                                           | ng.<br>These bits are RDRA<br>zeroes because the                                                                                                                                                      |
| 02:00                                                          |                                        | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are                                                                                                                                                                      | ng.<br>These bits are RDRA<br>s zeroes because the<br>aligned on quadword                                                                                                                             |
| 02:00                                                          |                                        | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.                                                                                                                                                       | ng.<br>These bits are RDRA<br>zeroes because the<br>aligned on quadword                                                                                                                               |
| 02:00                                                          |                                        | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.                                                                                                                                                       | ng.<br>These bits are RDRA<br>zeroes because the<br>aligned on quadword                                                                                                                               |
| 02:00                                                          | ISMIT                                  | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.                                                                                                                                                       | ng.<br>These bits are RDRA<br>seroes because the<br>aligned on quadword<br>POINTER                                                                                                                    |
| 02:00<br>RAN<br>29                                             | <b>NSMIT</b><br>9 28 24                | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING                                                                                                                                    | ng.<br>These bits are RDRA<br>zeroes because the<br>aligned on quadword<br>POINTER<br>3 2                                                                                                             |
| 2:00<br>RAN<br>29<br>TLEN                                      | NSMIT<br>928 20<br>RES                 | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING                                                                                                                                    | ng.<br>These bits are RDRA<br>zeroes because the<br>aligned on quadword<br>POINTER<br>3 2<br>000                                                                                                      |
| 2:00<br>RAN<br>29                                              | NSMIT<br>9 28 24<br>RES                | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA                                                                                                                      | rg.<br>These bits are RDRA<br>zeroes because the<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00048                                                                                           |
| 2:00<br>RAN<br>29<br>TLEN                                      | NSMIT<br>9 28 24<br>RES                | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA                                                                                                                      | rg.<br>These bits are RDRA<br>perces because the<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00048                                                                                           |
| 2:00<br>RAN<br>2:5<br>TLEN<br>Bit                              | NSMIT<br>9 28 24<br>RES<br>Name        | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>223<br>TDRA                                                                                                                     | rg.<br>These bits are RDRA<br>zeroes because the<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00048                                                                                           |
| 2:00<br>RAN<br>25<br>TLEN<br>Bit                               | NSMIT<br>928 24<br>RES<br>Name<br>TLEN | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA<br>Description<br>TRANSMIT RING LEN                                                                                  | ng.<br>These bits are RDRA<br>zeroes because the<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00044<br>NGTH is the number of                                                                  |
| 2:00<br>RAN<br>25<br>TLEN<br>Bit<br>31:29                      | NSMIT<br>28 24<br>RES<br>Name<br>TLEN  | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA<br>Description<br>TRANSMIT RING LEN<br>entries in the Transmi                                                        | rg.<br>These bits are RDRA<br>zeroes because the<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00044<br>NGTH is the number of<br>t Ring expressed as a                                         |
| 2:00<br>RAN<br>2:5<br>TLEN<br>Bit<br>11:29                     | NSMIT<br>928 20<br>RES<br>Name<br>TLEN | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA<br>Description<br>TRANSMIT RING LEN<br>entries in the Transmi<br>power of two.                                       | rg.<br>These bits are RDRA<br>perces because the<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00048<br>JGTH is the number of<br>t Ring expressed as a                                         |
| 2:00<br>RAN<br>29<br>TLEN<br>Bit                               | NSMIT<br>28 20<br>RES<br>Name<br>TLEN  | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA<br>Description<br>TRANSMIT RING LEM<br>entries in the Transmi<br>power of two.                                       | Ig.<br>These bits are RDRA<br>perces because the<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00044<br>IGTH is the number of<br>t Ring expressed as a                                         |
| 2:00<br>RAN<br>29<br>TLEN<br>Bit                               | NSMIT<br>928 20<br>RES<br>Name<br>TLEN | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA<br>Description<br>TRANSMIT RING LEN<br>entries in the Transmi<br>power of two.                                       | Ig.<br>These bits are RDRA<br>perces because the<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00044<br>NGTH is the number of<br>t Ring expressed as a<br>Number<br>of Entrice                 |
| 2:00<br>RAN<br>29<br>FLEN<br>Bit<br>31:29                      | NSMIT<br>928 20<br>RES<br>Name<br>TLEN | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA<br>Description<br>TRANSMIT RING LEN<br>entries in the Transmi<br>power of two.<br>TLEN                               | Ig.<br>These bits are RDRA<br>a zeroes because the<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00048<br>IGTH is the number of<br>t Ring expressed as a<br>Number<br>of Entries               |
| 2:00<br>RAN<br>29<br>FLEN<br>Bit<br>31:29                      | NSMIT<br>28 24<br>RES<br>Name<br>TLEN  | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>223<br>TDRA<br>Description<br>TRANSMIT RING LEN<br>entries in the Transmi<br>power of two.<br>TLEN<br>0                         | rg.<br>These bits are RDRA<br>zeroes because the<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00042<br>NGTH is the number of<br>t Ring expressed as a<br>Number<br>of Entries<br>1            |
| 2:00<br><b>RAN</b><br>25<br><b>FLEN</b><br><b>Bit</b><br>31:29 | NSMIT<br>228 24<br>RES<br>Name<br>TLEN | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA<br>Description<br>TRANSMIT RING LEN<br>entries in the Transmi<br>power of two.<br>TLEN<br>0<br>1                     | rg.<br>These bits are RDRA<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00044<br>NGTH is the number of<br>t Ring expressed as a<br>Number<br>of Entries<br>1<br>2                             |
| 2:00<br><b>RAN</b><br>25<br>TLEN<br>Bit<br>31:29               | NSMIT<br>228 24<br>RES<br>Name<br>TLEN | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA<br>Description<br>TRANSMIT RING LEN<br>entries in the Transmi<br>power of two.<br>TLEN<br>0<br>1<br>2                | Ig.<br>These bits are RDRA<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00044<br>NGTH is the number of<br>t Ring expressed as a<br>Number<br>of Entries<br>1<br>2<br>4                        |
| 2:00<br>RAN<br>29<br>TLEN<br>Bit                               | NSMIT<br>228 24<br>RES<br>Name<br>TLEN | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA<br>Description<br>TRANSMIT RING LEN<br>entries in the Transmi<br>power of two.<br>TLEN<br>0<br>1<br>2<br>3           | rg.<br>These bits are RDRA<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00048<br>NGTH is the number of<br>t Ring expressed as a<br>Number<br>of Entries<br>1<br>2<br>4<br>8                   |
| 2:00<br><b>RAN</b><br>29<br>TILEN<br>Bit<br>31:29              | NSMIT<br>228 24<br>RES<br>Name<br>TLEN | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>TDRA<br>Description<br>TRANSMIT RING LEN<br>entries in the Transmi<br>power of two.<br>TLEN<br>0<br>1<br>2<br>3<br>4<br>5 | Ig.<br>These bits are RDRA<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00048<br>NGTH is the number of<br>t Ring expressed as a<br>Number<br>of Entries<br>1<br>2<br>4<br>8<br>16<br>22       |
| 02:00                                                          | NSMIT<br>228 24<br>RES<br>Name<br>TLEN | Receive Descriptor Rin<br>MUST BE ZEROES.<br>(02:00) and must be<br>Receive Rings are<br>boundaries.<br>DESCRIPTOR RING<br>23<br>Description<br>TRANSMIT RING LEN<br>entries in the Transmi<br>power of two.<br>TLEN<br>0<br>1<br>2<br>3<br>4<br>5<br>6    | Ig.<br>These bits are RDRA<br>aligned on quadword<br>POINTER<br>3 2<br>000<br>AF00048<br>NGTH is the number of<br>t Ring expressed as a<br>Number<br>of Entries<br>1<br>2<br>4<br>8<br>16<br>32<br>64 |

| Bit   | Name | Description                                                                                                                            |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| 28:24 | RES  | RESERVED                                                                                                                               |
| 23:03 | TDRA | TRANSMIT DESCRIPTOR RING ADDRESS<br>is the base address (lowest address) of the<br>Transmit Descriptor Ring.                           |
| 02:00 |      | MUST BE ZEROES. These bits are TDRA<br>(02:00) and must be zeroes because the<br>Transmit Rings are aligned on quadword<br>boundaries. |

#### 1.9.4 DESCRIPTOR RINGS

Buffer Management is accomplished through message descriptors organized in ring structures in memory. Each message descriptor entry is four words long. There are two rings allocated for the device: a receive ring and a transmit ring. The device is capable of polling each ring for buffers to either empty or fill with packets to or from the channel. The device is also capable of entering status information in the descriptor entry. Chip polling is limited to looking at the descriptor entry following the current entry.

The location of the descriptor rings and their length are found in the Initialization Block, accessed during the initialization procedure by the chip. Writing a "ONE" into the STRT bit of  $CSR_0$  will cause the chip to start accessing the descriptor rings and enable it to send and receive packets.

The LANCE communicates with a HOST device through the ring structures in memory. Each entry in the ring is either 'owned" by the chip or the HOST. There is an ownership bit (OWN) in the message descriptor entry. Mutual exclusion is accomplished by a protocol which states that each device can only relinquish ownership of the descriptor entry to the other device; it can never take ownership, and no device can change the state of any field in any entry after it has relinquished ownership.

Each descriptor in a ring in memory is a 4-word entry. The following is the format of the receive and the transmit descriptors.

#### **RECEIVE MESSAGE DESCRIPTOR 0 (RMD<sub>0</sub>)**

| 5 |      | 0 |
|---|------|---|
|   | LADR |   |

AF000940

| Bit   | Name | Description                                                                                                                                   |
|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 15:00 | LADR | The LOW ORDER 16 address bits of the buf-<br>fer pointed to by this descriptor. LADR is<br>written by the host and unchanged by the<br>LANCE. |
|       |      | LANCE.                                                                                                                                        |



| Bit   | Name | Description                                                                                                                                                                                                                      |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09    | STP  | START OF PACKET indicates that this is the first buffer of a packet. It is used for data chaining buffers.                                                                                                                       |
| 08    | ENP  | END OF PACKET indicates that this is the last<br>buffer of this packet. It is used for data chain-<br>ing buffers. If both STP and ENP are set, the<br>packet fits into one buffer and there is no data<br>chaining. See Note 1. |
| 07:00 | HADR | The HIGH ORDER 8 address bits of the buffer<br>pointed to by this descriptor. This field is writ-<br>ten by the host and unchanged by the LANCE.                                                                                 |

#### **RECEIVE MESSAGE DESCRIPTOR 2 (RMD<sub>2</sub>)**



AF000930

| Bit   | Name | Description                                                                                                                                                                                                                                                    |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:12 |      | MUST BE ONES. This field (all Ones) is writ-<br>ten by the Host and unchanged by the<br>LANCE.                                                                                                                                                                 |
| 11:00 | BCNT | BUFFER BYTE COUNT is the length of the<br>buffer pointed to by this descriptor, expressed<br>as a two's complement number. This field is<br>written by the host and unchanged by the<br>LANCE. Minimum buffer size is 64 bytes for<br>the first buffer packet. |

#### **RECEIVE MESSAGE DESCRIPTOR 3 (RMD<sub>3</sub>)**



|                                     |                                          | VIESSAGE DESCRIPTOR U (IMDO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Bi                                                                                                                                | i i                   | Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br><br>Bit                        | Name                                     | LADR<br>AF000<br>Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 09<br>09<br>940                                                                                                                   |                       | STP          | START OF PACKET indicates that this is the<br>first buffer of this packet. It is used for data<br>chaining buffers. STP is set by the host and<br>unchanged by the chip. The STP bit must be<br>set in the first buffer of the packet or the<br>LANCE will skip over this descriptor, poll the<br>next descriptor(s) entry until the OWN and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 5:00                                | ) LADR                                   | The LOW ORDER 16 address bits of the b<br>fer pointed to by this descriptor. LADR is w<br>ten by the host and unchanged by the LANC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | rit-<br>CE.                                                                                                                       |                       | ENP          | STP bits are set.<br>END OF PACKET indicates that this is the last<br>buffer to be used by the chip for this packet. It<br>is used for data chaining buffers. If both STP<br>and ENP are set, the packet fits into one buffer<br>and there is no data chaining. ENP is set by<br>the host and unchanged by the LANCE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5 1                                 | 4 13 12                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 07                                                                                                                                | 00                    | HADR         | The HIGH ORDER 8 address bits of the buffer<br>pointed to by this descriptor. This field is writ-<br>ten by the host and unchanged by the LANCE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                     |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | HADR TF                                                                                                                           | AN                    | ISMIT        | MESSAGE DESCRIPTOR 2 (TMD <sub>2</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                     |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                   |                       | 1111         | BCNT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                     |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | MORE                                                                                                                              |                       |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                     | L                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ERR<br>OWN<br>Bit                                                                                                                 |                       | Name         | AF00098                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| [                                   |                                          | AF00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ERR<br>OWN<br>0880<br>15                                                                                                          | 12                    | Name         | AF00098(<br>Description<br>Must be ones. This field is set by the host and<br>unchanged by the LANCE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| <b>3it</b>                          | Name                                     | AF00<br><b>Description</b><br>This bit indicates that the descriptor entry<br>owned by the host (OWN = 0) or by<br>LANCE (OWN = 1). The host sets the OV<br>bit after filling the buffer pointed to by the<br>descriptor. The chip clears the OWN bit at<br>transmitting the contents of the buffer. Neit<br>the host nor the chip must alter a descript<br>entry after it has relinquished ownership.                                                                                                                                                                                                                                                                                                          | ERR<br>OWN<br>Bit<br>D880<br>15<br>11<br>r is<br>the<br>VN<br>the<br>VN<br>his<br>ter<br>ter<br>tor                               | 12                    | Name         | Description<br>Must be ones. This field is set by the host and<br>unchanged by the LANCE.<br>BUFFER BYTE COUNT is the usable length in<br>bytes of the buffer pointed to by this descriptor<br>expressed as a two's complement number<br>This is the number of bytes from this buffer<br>that will be transmitted by the chip. This field is<br>written by the host and unchanged by the<br>LANCE. The first buffer of a packet has to be<br>at least 100 bytes minimum when data chain-<br>ing and 64 bytes (DTCR=1) or 60 bytes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <b>Bit</b> 5                        | Name<br>OWN<br>ERR                       | AF000<br>Description<br>This bit indicates that the descriptor entry<br>owned by the host (OWN = 0) or by<br>LANCE (OWN = 1). The host sets the OW<br>bit after filling the buffer pointed to by the<br>descriptor. The chip clears the OWN bit at<br>transmitting the contents of the buffer. Neit<br>the host nor the chip must alter a descrip<br>entry after it has relinquished ownership.<br>ERROR summary is the "OR" of LCO<br>LCAR, UFLO or RTRY.                                                                                                                                                                                                                                                      | ERR                                                                                                                               | 12<br>00              | Name<br>BCNT | Description<br>Must be ones. This field is set by the host and<br>unchanged by the LANCE.<br>BUFFER BYTE COUNT is the usable length in<br>bytes of the buffer pointed to by this descripto<br>expressed as a two's complement number<br>This is the number of bytes from this buffer<br>that will be transmitted by the chip. This field is<br>written by the host and unchanged by the<br>LANCE. The first buffer of a packet has to be<br>at least 100 bytes minimum when data chain<br>ing and 64 bytes (DTCR=1) or 60 bytes<br>(DTCR=0) when not data chaining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| <b>Bit</b> 5                        | Name<br>OWN<br>ERR<br>RES                | AF000<br>Description<br>This bit indicates that the descriptor entry<br>owned by the host (OWN = 0) or by<br>LANCE (OWN = 1). The host sets the OV<br>bit after filling the buffer pointed to by fi<br>descriptor. The chip clears the OWN bit at<br>transmitting the contents of the buffer. Neit<br>the host nor the chip must alter a descrip-<br>entry after it has relinquished ownership.<br>ERROR summary is the "OR" of LCC<br>LCAR, UFLO or RTRY.<br>RESERVED bit. The LANCE will write this<br>with a "0".                                                                                                                                                                                            | ERR<br>OWN<br>Bit<br>base0<br>15<br>11<br>r is<br>the<br>the<br>the<br>ter<br>her<br>tor<br>DL,<br>bit                            | 12<br>00<br><b>AN</b> | Name<br>BCNT | Description<br>Must be ones. This field is set by the host and<br>unchanged by the LANCE.<br>BUFFER BYTE COUNT is the usable length in<br>bytes of the buffer pointed to by this descripto<br>expressed as a two's complement number<br>This is the number of bytes from this buffer<br>that will be transmitted by the chip. This field is<br>written by the host and unchanged by the<br>LANCE. The first buffer of a packet has to be<br>at least 100 bytes minimum when data chain<br>ing and 64 bytes (DTCR=1) or 60 bytes<br>(DTCR=0) when not data chaining.<br>MESSAGE DESCRIPTOR 3 (TMD <sub>3</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| <b>Bit</b> 5                        | Name<br>OWN<br>ERR<br>RES<br>MORE        | AF000<br>Description<br>This bit indicates that the descriptor entry<br>owned by the host (OWN = 0) or by<br>LANCE (OWN = 1). The host sets the OV<br>bit after filling the buffer pointed to by fi<br>descriptor. The chip clears the OWN bit at<br>transmitting the contents of the buffer. Neit<br>the host nor the chip must alter a descrip<br>entry after it has relinquished ownership.<br>ERROR summary is the "OR" of LCO<br>LCAR, UFLO or RTRY.<br>RESERVED bit. The LANCE will write this<br>with a "0".<br>MORE indicates that more than one retry w<br>needed to transmit a packet.                                                                                                                | PESR<br>OWN<br>Pose0<br>15<br>11<br>ris<br>the<br>the<br>VN<br>his<br>ter<br>her<br>tor<br>DL,<br>bit TF<br>bit 15<br>//as        | 12<br>00<br>AN        | Name<br>BCNT | Description<br>Must be ones. This field is set by the host and<br>unchanged by the LANCE.<br>BUFFER BYTE COUNT is the usable length in<br>bytes of the buffer pointed to by this descripto<br>expressed as a two's complement number<br>This is the number of bytes from this buffer<br>that will be transmitted by the chip. This field is<br>written by the host and unchanged by the<br>LANCE. The first buffer of a packet has to be<br>at least 100 bytes minimum when data chain<br>ing and 64 bytes (DTCR=1) or 60 bytes<br>(DTCR=0) when not data chaining.<br>MESSAGE DESCRIPTOR 3 (TMD <sub>3</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| <b>Bit</b><br>5<br>4<br>3<br>2<br>1 | Name<br>OWN<br>ERR<br>RES<br>MORE<br>ONE | AFoor<br>Description<br>This bit indicates that the descriptor entry<br>owned by the host (OWN = 0) or by<br>LANCE (OWN = 1). The host sets the OV<br>bit after filling the buffer pointed to by a<br>descriptor. The chip clears the OWN bit a<br>transmitting the contents of the buffer. Neit<br>the host nor the chip must alter a descrip<br>entry after it has relinquished ownership.<br>ERROR summary is the "OR" of LCC<br>LCAR, UFLO or RTRY.<br>RESERVED bit. The LANCE will write this<br>with a "0".<br>MORE indicates that more than one retry w<br>needed to transmit a packet.<br>ONE indicates that exactly one retry w<br>needed to transmit a packet. One flag is<br>valid when LCOL is set. | HES<br>ERR<br>OWN<br>D880<br>15<br>15<br>15<br>11<br>r is<br>the<br>VN<br>his<br>ter<br>her<br>tor<br>DL,<br>bit TF<br>vas<br>yas | 12<br>00<br><b>AN</b> |              | Description<br>Must be ones. This field is set by the host and<br>unchanged by the LANCE.<br>BUFFER BYTE COUNT is the usable length ir<br>bytes of the buffer pointed to by this descripto<br>expressed as a two's complement number<br>This is the number of bytes from this buffer<br>that will be transmitted by the chip. This field is<br>written by the host and unchanged by the<br>LANCE. The first buffer of a packet has to be<br>at least 100 bytes minimum when data chain<br>ing and 64 bytes (DTCR=1) or 60 bytes<br>(DTCR=0) when not data chaining.<br>MESSAGE DESCRIPTOR 3 (TMD <sub>3</sub> )<br>11 10 9 0<br>The second secon |

| Bit   | Name | Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | BUFF | BUFFER ERROR is set by the LANCE during transmission when the chip does not find the ENP flag in the current buffer and does not own the next buffer. This can occur in either of two ways: either the OWN bit of the next buffer is zero, or Silo underflow occurred before the LANCE received the next STATUS signal. BUFF is set by the chip. BUFF error disables the transmitter (CSR <sub>0</sub> = TXON = 0) |
|       |      | also occur. BUFF error is not valid when LCOL, or RTRY errors are set.                                                                                                                                                                                                                                                                                                                                             |
| 14    | UFLO | UNDERFLOW ERROR indicates that the transmitter has truncated a message due to data late from memory. UFLO indicates that the Silo has emptied before the end of the packet was reached.                                                                                                                                                                                                                            |
| 13    | RES  | RESERVED bit. The chip will write this bit with a "0".                                                                                                                                                                                                                                                                                                                                                             |
| 12    | LCOL | LATE COLLISION indicates that a collision<br>has occurred after the slot time of the channel<br>has elapsed. The LANCE does not retry on<br>late collisions.                                                                                                                                                                                                                                                       |
| 11    | LCAR | LOSS OF CARRIER is set when the carrier<br>input (RENA) to the LANCE goes false during<br>a chip-initiated transmission. The chip does<br>not retry upon loss of carrier. It will continue to<br>transmit the whole packet LCAR until packet is<br>finished. LCAR is not valid in INTERNAL<br>LOOPBACK MODE.                                                                                                       |
| 10    | RTRY | RETRY ERROR indicates that the transmitter<br>has failed in 16 attempts to successfully<br>transmit a message due to repeated collisions<br>on the medium. If DRTY = 1 in the MODE<br>register, RTRY will set after 1 failed transmis-<br>sion attempt.                                                                                                                                                            |
| 09:00 | TDR  | TIME DOMAIN REFLECTOMETRY reflects<br>the state of an internal LANCE counter that<br>counts from the start of a transmission to the<br>occurrence of a collision. This value is useful<br>in determining the approximate distance to a<br>cable fault. The TDR value is written by the<br>chip and is valid only if RTRY is set.                                                                                   |

### CHAPTER 2 BUS INTERFACE CONSIDERATIONS

This chapter discusses the requirements of the LANCE in various configurations relating to the bus master or masters, bus bandwidth, and bus latency.

The LANCE may be required to fit into an already designed architecture or a new architecture may be designed around the LANCE. It is obvious that the latter case results in a cleaner design and more reliable system. The following analysis is being developed from a simple architecture where the LANCE and CPU are the only master devices in the system, to a more complex system with multiple master devices.

A system may be configured with:

The LANCE and one CPU as the only bus masters The LANCE in systems with multiple other masters The LANCE in a Daisy Chain operation The LANCE with 8-bit microprocessors

Following a brief definition of bus bandwidth, bus latency, and LANCE DMA cycles, the LANCE bus latency and DMA operation are discussed in each of the above configurations. The bus bandwidth and latency are different for each of these configurations.

#### 2.1 BUS BANDWIDTH DEFINITION

Bus bandwidth is defined as the percentage of the time that the bus is held and controlled by a device. Assuming that no wait states are added to the DMA cycles in a simplified system environment, the LANCE acquires the bus within a few cycles after requesting it. In order to handle the Ethernet transmission data rate of 10 Megabits per second, the LANCE must request the bus approximately every 12.8 us. The LANCE uses the bus for 4.8 us for eight words of DMA transfer. Therefore, 37.5% (4.8/12.8) of bus bandwidth is taken by the LANCE and the remainder is left to the CPU to perform other tasks. Any wait state added to the LANCE 8-word DMA cycle increases the LANCE DMA cycle by 800 ns and increases the bus bandwidth taken by the LANCE by 6.25 percentage points (see Figure 2-1).

#### 2.2 BUS LATENCY DEFINITION

The term "bus latency" is defined as follows:

Bus latency is the amount of time from the time that the DMA device requests the bus (LANCE, HOLD=L) until the time it acquires the bus (LANCE, HLDA=L). Allowable Bus Latency is the amount of time that a DMA device can wait for the bus after requesting it without the loss of data or other functions.


Bus latency is a limiting factor in assigning peripheral devices to a bus. Devices sensitive to the value of bus latency are: communication controllers, display memory scanners, and dynamic memories when a DMA approach is used.

Communication devices require that data be transferred to/from memory before an overflow/underflow condition occurs. The CRT controllers must scan the display memory to update and/or refresh the screen periodically. Each DMA device on a bus increases the bus latency when sharing the bus with other DMA devices. Therefore, the bus latency of each DMA device should be taken into account in designing a system.

### 2.3 LANCE DMA CYCLE (BUS MASTER MODE)

The LANCE is capable of two different types of DMA Transfers:

- Burst mode DMA
- Single word DMA

Burst mode DMA is used for transmission of packets from memory to the Silo (read) or for reception of packets from the Silo to memory (write).

The burst transfers are eight consecutive word reads (transmit) or writes (receive) that are done on a single bus arbitration cycle. In other words, after the LANCE receives the bus acknowledge, (HLDA = Low), it will do eight word transfers, or one byte and seven word transfers, (8 DMA cycles, at a minimum of 600 ns per cycle) before releasing the bus request signal by HOLD going high. If there are more than 8 words of data in the Silo in Receive Mode when the LANCE releases the bus (HOLD deasserted), the LANCE will request the bus again within 700 ns (HOLD dwell time). Burst DMAs are always eight cycle transfers unless there are less than eight words left to be transferred to/from the Silo.

The LANCE initiates single word DMA transfers to access the Transmit Rings, Receive Rings, or Initialization Block. The LANCE will not initiate any burst DMA transfer from the time that it gets to own the descriptor to the time it accesses the descriptor entries in the ring (an average of three to four separate DMA cycles for a multibuffer packet) or to the time it reads the Initialization Block.

## 2.4 LANCE AND ONE CPU ON THE BUS MASTER

In this configuration, the LANCE shares the bus with one master device. A dedicated node processor may be assigned to service the LANCE and the host CPU, or a single processor may be responsible for both the LANCE and the network tasks management. The bus bandwidth requirement should not be critical with only two master devices on the bus. The LANCE will request the bus when there are at least 16 bytes of data available in the Silo (receive mode) or when there are more than 16 locations available in the Silo (transmit mode). The CPU normally acknowledges the bus request within two to four cycles.

Once the LANCE acquires the bus, it will transfer eight words to/from the Silo before it relinquishes the bus. The transfer time is equivalent to about 4.8 us without any wait states. With 8.0 us Dwell time, the LANCE requests the bus every 12.8 us (8.0

+ 4.8) until the whole packet is transmitted or received. The ring access is done with a single DMA arbitration cycle, either between the time that the LANCE is transferring data to/from the Silo (data chaining) or when the last buffer of a packet (receive or transmit) has been relinquished to the LANCE. When the LANCE owns the buffer, it does three to four separate DMA cycles, with 1.0 to 2.0 us dwell time for every buffer. The LANCE does not perform any DMA burst between ring access time.

#### 2.4.1 BUS LATENCY WITH ONE OTHER MASTER

The above discussion assumes that the LANCE receives the bus acknowledge  $(\overline{HLDA})$  fast enough (within a few cycles). The large Silo size (48 bytes) allows the LANCE to tolerate a longer bus latency. When the LANCE is in receive mode and there are eight words in the Silo, the time required for the LANCE to receive the bus acknowledge can be stretched to nearly 25.6 us (16 words) before the Silo overflows. However, the very next bus request (HOLD) from the LANCE should be acknowledged within 8.0 us because there are already about 19 words in the Silo. The LANCE always releases the bus after eight word transfers, even if there are already eight or more words residing in the Silo. The second bus request will be asserted within 700 ns, when there are eight or more words in the Silo (dwell time).

## 2.5 LANCE WITH MULTIPLE MASTER DEVICES ON THE BUS

The LANCE is flexible when it is integrated with other master devices on the bus. A large FIFO (also referred to as Silo), 48 bytes deep, and a unique programmable interface make LANCE versatile in a multimaster environment.

The impact of integrating a master device onto an existing bus system requires careful investigation at the start of system development. The following discussion summarizes the areas of concern to the user when designing the LANCE into a multimaster bus.

In designing a bus with multiple master devices, some restrictions are imposed on the master devices. These requirements allow the bus to be utilized efficiently, and each device gets a fair share of the bus without degrading the bus bandwidth.

Some typical system bus requirements are:

 Each device on the bus is allowed to hold the bus for only a limited time, once it has acquired it. There are many system requirements which must be considered to determine the maximum time any bus master is allowed to remain on the bus. If this time is exceeded, some type of monitoring device generates a bus error and forces the device off the bus.

The LANCE holds the bus for a minimum of 4.8 us during the DMA burst and a minimum of 600 ns when accessing the rings or the Initialization Block. If the memory access time is longer than the LANCE DMA cycle, the LANCE DMA cycle period can be stretched (wait states being added to the LANCE DMA cycle) by the use of some external logic and by controlling the READY input to the LANCE. Eventually, the READY should be granted to the LANCE before the occurrence of either an overflow or underflow error condition, or a 25.6 usec memory timeout error (MERR).

2. Any device on the bus may be kicked off the bus (preemptive DMA) at any time. This is usually enforced by a bus arbiter when a higher priority device needs to acquire the bus. Refer to Figure 2-2.

The  $\overline{HLDA}$  to the LANCE cannot be deasserted while the  $\overline{HOLD}$  from the LANCE is active. Once the LANCE has acquired the bus, it will not release the bus until it has finished its 8 DMA cycles (or less, if it happens to be the last few bytes of the packet) while transferring data to/from the Silo. However, the external logic pointed out previously may be used to add wait states to the LANCE DMA cycle and to isolate its address/data bus, through buffers or transceivers, from the system bus. Thus preemptive DMA can be supported by the use of external logic.

3. Within an existing bus, the master devices already on the bus may not have enough bus bandwidth left to allow for any new device to be added. The new device may be required to stay off the bus and provide its own dedicated dual port memory.

The LANCE supports a dual port RAM architecture with some external logic. The external logic is needed to allow access to the LANCE internal register,  $CSR_0$ , during the normal operation. This register contains the interrupt/control status register bits. The external logic must monitor and control HOLD, HLDA of the LANCE so that the CPU can access the  $CSR_0$  when the LANCE is not in the middle of a series of DMA accesses.



#### 2.5.1 BUS LATENCY FOR MULTIMASTER ENVIRONMENT

The amount of allowable bus latency for a master device must be evaluated prior to adding a new device into a multimaster environment. We will study the allowable bus latency for the LANCE under two different cases: a single buffer per packet (no data-chaining) and multiple buffer segments per packet (data-chaining). The main difference is that, in data-chaining, the LANCE does a separate lookahead operation (requiring three DMA accesses for each buffer segment) to access the ring between the periods it is doing DMA burst. Therefore, this additional time overhead reduces the allowable bus latency. This is especially significant when short buffer sizes are assigned and long packets are in process.

#### **NO DATA-CHAINING**

When the buffers are not data-chained, the single DMA access to the ring per packet may be disregarded especially for large packets. In the receive mode, words enter the Silo from the Ethernet at the rate of eight words every 12.8 microseconds. The LANCE transfers words from the Silo is 8-word bursts requiring 4.8 microseconds per burst.

Therefore the allowable bus latency for LANCE is 12.8 minus 4.8 or 8 microseconds disregarding the single DMA access to the descriptor ring per packet.

The size of the Silo provides some protection against a one time unusual delay in granting the bus after a LANCE bus request. The LANCE automatically requests the DMA bus as soon as eight words are in the Silo. The Silo may accumulate an additional sixteen words (32 bytes) on a one time basis before the LANCE becomes the bus master. This means that the bus latency is 25.6 us (32 x .8) for the first time that the LANCE requests the bus. However, subsequent bus requests must be granted within 8 us without fail to prevent a Silo overflow. The 25.6 us bus latency can apply for one bus access at any time that the Silo has eight or fewer words in it.

The eight microsecond bus latency corresponds to an accumulation of five words in the Silo. The bus latency may be stretched by some amount when the packets are shorter.

#### WITH DATA-CHAINING

When the buffers are data-chained, the overhead caused by the lookahead operation in accessing the ring must be taken into consideration in calculating the bus latency. This lookahead is performed between the periods in which the LANCE is doing DMA bursts. It consists of three separate single DMA reads when the LANCE owns the buffer. The LANCE does not initiate any DMA burst (8 DMA cycles) between the three single DMA reads.

The lookahead operation may take as long as 5.8 microseconds plus three times the bus latency of a single DMA read. This is calculated as follows: The dwell time (the time interval between the LANCE's request to the bus to access the ring and the acquisition of the bus) is approximately 1.0 to 2.0 us for each access. Two ring accesses are required. Three ring access transfers at .6 microseconds each are required.

The following calculation leads to the worst case allowable bus latency for the LANCE, for large packet (1518 bytes) and small buffer sizes (64 bytes), when the buffers are data-chained.

#### Assume:

- No wait state is added to the LANCE DMA cycle.
- HLDA assertion to bus driver enable delay is not included in the calculation.

64-byte transfer (1 buffer) time = 4 x 4.8 = 19.2 us (4 bus requests)

Ring access transfer (3 single DMA) =

 $3 \times 0.6 = 1.8$  us (3 bus requests)

Ring access dwell time =  $2 \times 2.0 = 4.0$  us

64-byte transfer time from/to Ethernet cable to/from Silo =  $64 \times 0.8 = 51.2$  us

ALLOWABLE =  $\frac{51.2 - (19.2 + 1.8 + 4.0)}{7}$  = 3.74 us

Because of the lookahead overhead, the data-chained buffer mode has less allowable bus latency than the single buffer mode which does not require data-chaining.

# 2.6 LANCE IN A DAISY-CHAIN CONFIGURATION

It may be desirable to integrate the LANCE into a daisychained environment (for example, Z-BUS). The BCON bit in CSR<sub>3</sub> can be programmed for daisy-chain operation. As a result, Pins 15, 16, and 17 ( $\overline{BM}_0$ ,  $\overline{BM}_1$ , HOLD) will function as BYTE,  $\overline{BUSAKO}$ , and  $\overline{BUSRQ}$  respectively. In a daisy chain environment with pre-emption, the LANCE should be assigned to a high priority slot. This is necessary to meet the bus latency requirement under the worst case conditions.

In a daisy-chain environment without pre-emption (Zilog daisychain), it is possible for a device, independent of slot position, to wait for the remainder of the devices in the chain to finish their bus accesses before it can request the bus again. (This can occur when the other devices request the bus at the same time.) The impact to the LANCE is an underflow or overflow error condition if the LANCE bus latency requirement is not met. The addition of hardware, to provide preemptive DMA capability and/or to enforce a bus time limit to the devices on the bus, may not be worthwhile if the probability of this happening in a normal system environment is reasonably low.

## 2.7 LANCE WITH 8-BIT MICROPROCESSORS

Although the LANCE is a 16-bit device that interfaces easily to 16-bit microprocessors, it can also be interfaced to 8-bit microprocessors with some external logic.

In integrating the LANCE with 8-bit microprocessors, there are two possible configurations: 16-bit memory and 8-bit memory. Each solution has trade-offs in cost, performance, and complexity of implementation. Each approach is considered below.

## 2.7.1 8-BIT MICROPROCESSORS WITH 8-BIT MEMORY

At a glance, this seems to be a simple and not too costly implementation because it requires fewer memory chips. However, as we will see later, the implementation can be quite complex.

For this interface to work properly, it takes twice as long to do the data transfers as with 16-bit memories and a 16-bit microprocessor. The data transfers are between the LANCE and CPU (LANCE in Slave Mode), or the LANCE and 8-bit memories (LANCE in Master Mode). The interface to the LANCE should look like a 16-bit interface. The DMA word transfer cycle between the LANCE and the CPU or memory must be converted to two separate byte transfers. This type of architecture degrades the system performance by one-half.

For some lower cost applications, this may not be a bottleneck. However, it is important to note that the LANCE DMA transfer cycles take twice as long. Therefore, the potential of the LANCE getting into an overflow or underflow error condition is increased, especially if the LANCE bus requests are not acknowledged promptly.

Bus latency for a 16-bit microprocessor interface is based on a 4.8 us DMA cycle. The 8-bit microprocessors must perform twice as many DMA cycles as the 16-bit microprocessor, therefore, the bus latency for the 8-bit microprocessors is based on 9.6 us DMA cycles (assuming that an 8-bit microprocessor runs as fast as a 16-bit which is not a safe assumption). The allowable bus latency for an 8-bit microprocessor is therefore less than for a 16-bit microprocessor and the bus

bandwidth is almost doubled. The LANCE must request the bus once every 12.8 us, and since it takes 9.6 us to do an 8-word transfer, the LANCE thus takes up 75% of the bus bandwidth and the allowable bus latency is 3.2 usec.

The bus latency and bandwidth limitations can be overcome by designing a dual-port RAM shared by the 8-bit processor and the LANCE. Some additional logic may be required to provide an 8-bit channel for use by the 8-bit processor, and a 16-bit channel to be used by the LANCE and any other 16-bit controllers.

#### 2.7.2 8-BIT MICROPROCESSORS WITH 16-BIT MEMORY

Using a 16-bit memory is equivalent to having an 8-bit processor on a 16-bit bus. The memory is normally organized into lower and upper bytes. Although this approach is costly in terms of using twice as many memory chips, it is a better solution in terms of performance and ease of implementation.

This architecture is nearly equivalent to the LANCE being interfaced to a 16-bit processor. The LANCE DMA cycles, bus latency, and the bus bandwidth analysis are the same as those discussed involving 16-bit microprocessors. There is still a drawback in the area where the CPU has to access the LANCE. The CPU must go through two separate consecutive cycles for every word transferred to the LANCE; however, this is not significant since the LANCE to CPU interface does not require a fast response time. With enough receive buffers allocated to the LANCE, the packets are received independently of the CPU's interrupt response time.

## CHAPTER 3 LANCE-CPU INTERFACE CONSIDERATIONS

# 3.1 GENERAL LANCE INTERFACE REQUIREMENTS

The following is a list of key points to be considered in designs using the LANCE:

 There are three open drain outputs on the LANCE. They are INTR (Pin 11), HOLD (Pin 17), and READY (Pin 22). These signals must be pulled up external to the LANCE chip by 3.3k or larger resistors.

• DAS and ALE are usually used as strobe signals. It would therefore be a good idea to pull them up to insure that a floating level will not affect other circuits.

• Decoupling capacitors with values of 0.1 and 5.0 uf are connected, in parallel, from the V<sub>cc</sub> Pin of the LANCE to Ground.

• Voltage level on the RESET Pin of the LANCE should be maintained at above 3.4 volts with a pull-up resistor.

## 3.1.1 LANCE INTERFACE TO POPULAR MICROPROCESSORS

Several problems are associated with interfacing a peripheral device to a CPU. One major problem involves the various control signals that each chip uses. Unless the two families are designed to be pin-for-pin compatible, there are always going to be minor variations between them. Part of the pin incompatibility involves genuine signal differences while other pins only require name changes. Another problem with interfacing a general purpose peripheral to a CPU is the timing differences.

Most of these timing differences can be resolved by adding external logic. The Am7990 LANCE has been designed to be interfaced easily with the popular 16-bit microprocessors (8086/80186, 68000, Z8000\*, LSI-II\*\*). Most of the interface logic is embedded in the chip and is program selectable.

Although the LANCE itself has a multiplexed bus, it can easily be interfaced to demultiplexed buses with a minimal amount of effort. This chapter discusses the interfaces to four popular 16-bit microprocessors (68000, Z801, 80186, and 8086). These designs assume that the processor and the LANCE reside on the same board. Address buffers and data transceivers are set up to be shared by the processor and the LANCE. All of these designs use PAL\*\*\* devices to reduce the parts count.

### 3.2 68000 TO LANCE INTERFACE

The versatility of the LANCE makes it easier for the user to interface with demultiplexed buses. Figure 3-1 is an example of how to interface the 68000 to the LANCE. The goal of this interface is compatibility with 8-MHz and faster 68000s while minimizing parts count. The two flip-flops are needed to adapt the LANCE bus request handshake to the 68000.

Auto-vectoring is used since the Am7990 does not return a vector during Interrupt Acknowledge cycles. The BYTE and DAS signals of LANCE are used to generate UDS and LDS when LANCE is in Bus Master Mode. It takes two latches to demultiplex the LANCE Address/Data Lines (DAL<sub>0</sub>-DAL<sub>15</sub>) to adapt it to the 68000 Address Bus. The user should program the BSWP, BCON to "1", and ACON to "0" in CSR<sub>3</sub> when initializing the LANCE. The AmPAL22V10 device could also be used to eliminate the two flip-flops shown in Figure 3-1.

#### 3.2.1 68000 TO LANCE INTERFACE PAL

| PAL16L8         | JOE BRCICH |
|-----------------|------------|
| PAT002          | 2 FEB 84   |
| File: 68K90.PAL |            |

68000 TO LANCE INTERFACE ADVANCED MICRO DEVICES

/AS RW BYTE /HOLD NC /BG AO NC /BGACK GND /CS /TB /UDS /DAS /CLR1 BR /CLR2 /LDS /RB VCC

IF (/BGACK) RB = CS \* RW \* UDS + CS \* RW \* LDS; 68000 Master

IF (/BGACK) TB =  $\overline{\text{CS}}*/\text{RW}$ ; 68000 Master

IF (BGACK) UDS = DAS\*/AO\*BYTE + /BYTE\*DAS

IF (BGACK) LDS = DAS\*A0\*BYTE + /BYTE\*DAS

IF (/BGACK) DAS = UDS\*LDS

CLR1 = /AS\*BG

CLR2 = BGACK

/BR = /HOLD

<sup>\*</sup> Z8000 is a trademark of Zilog, Inc.

<sup>\*\*</sup> LSI-II is a registered trademark of Digital Equipment Corp.

<sup>\*\*\*</sup> PAL is a registered trademark of Monolithic Memories, Inc.



## 3.3 Z8001 TO LANCE INTERFACE

The Z8001 interface to the LANCE is easily accomplished since both have a multiplexed bus and most of the control signals can be directly connected (see Figure 3-2). This design also uses the PAL device, AmPAL16L8, to reduce the parts count. The INTR pin of the LANCE is connected to the NVI pin of Z8001, since LANCE does not return a vector during the

Interrupt Acknowledge cycle. The PAL device uses the status lines ST<sub>3</sub>-ST<sub>0</sub> (when Z8001 is the Bus Master) or HLDA from the LANCE (when LANCE is the Bus Master) to generate M, the memory request signal. The user should program the ACON, BCON, and BSWP to "1" prior to initializing the LANCE. When the LANCE is Bus Master, DALI and DALO control the transceiver. When the CPU is Bus Master, T and R are generated from R/W and DS to control the transceiver.



#### 3.3.1 Z8001 TO LANCE INTERFACE PAL

```
AMPAL16L8
PAT001
File: Z8K90.PAL
```

RASOUL M. OSKOUY MARCH 13, 1984

Z8001 TO LANCE INTERFACE ADVANCED MICRO DEVICES

/AS /HLDA READ /CS /DS /READY ST3 ST2 ST1 GND

| ST0 | /T  | / M | /WAIT           | LE /R | NC | NC | NC | VCC |
|-----|-----|-----|-----------------|-------|----|----|----|-----|
|     | · • |     | , an <u>+</u> + |       |    |    |    |     |

```
IF /(HLDA) T = /READ*/CS
```

```
IF (/HLDA) R = READ*DS*/CS
```

```
M = /HLDA*ST3*/ST2*/ST1*/ST0 +
```

```
/HLDA*/ST2*/ST1*ST0 +
```

```
/HLDA*ST3*ST2*/ST1 +
```

HLDA

WAIT = /READY

```
/LE = AS
```

#### 3.3.2 DESCRIPTION

Most of the Z8001 and Am7990 control signals can directly be connected. The Z8001 status lines outputs, ST0-ST3, and LANCE (Am7990) HLDA input are used to indicate whether the cycle is a memory or non-memory cycle. The INTR pin of LANCE is connected to  $\overline{\text{NVI}}$  pin of Z8001, since the LANCE does not return a vector during the interrupt acknowledge cycle.

Note: Program ACON, BCON, BSWP to "1" in CSR3 Reg.

## 3.4 80186 TO LANCE INTERFACE

This interface also uses a PAL design to reduce the parts count. The 80186/LANCE address and data buses can be connected directly together since they both have multiplexed buses. It seems natural to program the LANCE for ALE output. However, the PAL equations or a discrete design are easier if AS (CSR<sub>3</sub>, ACON=1) is used. This is because the LANCE three-states ALE, the 186 does not. The INTR, READY, and HOLD signals from the LANCE are open-drain and should be pulled up. The BM1 signal from the LANCE or BHE from the 186 along with A<sub>0</sub> can be used to decode the data transfer type (Word/Byte). The external address buffers and data transceivers are enabled by the LANCE and the 186. The buffers and transceivers are enabled by whichever device is the master. The user should program the BCON, BSWP to "0," and ACON to "1" in CSR<sub>3</sub>. Figure 3-3 shows the 80186 to LANCE interface connections.

#### 3.4.1 LANCE IN BUS SLAVE MODE

The LANCE enters the Bus Slave Mode whenever the  $\overline{CS}$  is active. In this example, the 186 becomes the master.  $\overline{RD}$  or  $\overline{WR}$  of the 186 can be used to generate  $\overline{DAS}$  which can be deasserted after the LANCE asserts its  $\overline{READY}$  output. The DTR and DEN of the 186 are used to control the data transceivers. When the LANCE is not selected, the DTR of 186 is used to generate the READ signal to the LANCE since DTR stays valid (High for Read, Low for Write operation) during the whole cycle.

#### 3.4.2 LANCE IN BUS MASTER MODE

The LANCE enters the Bus Master Mode whenever the  $\overline{HOLD}$ and  $\overline{HLDA}$  signals are both active. The READ and  $\overline{DAS}$  outputs are used to generate separate  $\overline{RD}$  and  $\overline{WR}$  signals to meet the 186 system requirements. The  $\overline{DALT}$  and the  $\overline{DALO}$  outputs of the LANCE are used to control the data transceivers. The  $\overline{DAS}$  signal asserted by the LANCE remains asserted until either the  $\overline{READY}$  input is received or 25.6 us has elapsed from the time  $\overline{DAS}$  was asserted. The time-out error is noted in  $CSR_0$  (MERR=1) and the 186 is notified via interrupt.

#### 3.4.3 186 TO LANCE INTERFACE PAL

| IF | (/HLDA) | R =   | /DTR*DEN*/CS |
|----|---------|-------|--------------|
| IF | (HLDA)  | RD =  | READ#DAS     |
| IF | (HLDA)  | WR =  | /READ*DAS    |
|    |         | /LE = | /ALE + /AS   |

/ARDY = /READY

#### 3.4.4 DESCRIPTION

This PAL design assumes that the 186 and LANCE are on the same board. The data bus buffer is only enabled if the LANCE is not selected. It seems natural to program the LANCE for ALE output. However, the PAL equations or indeed a discrete design is easier if  $\overline{AS}$  is used. This is because the LANCE three-states ALE while the 186 does not. Note that data is valid on the falling edge of  $\overline{WR}$  in min mode meeting the apparent requirement of the LANCE in early data sheets. Data set up time is specified with respect to the rising edge of DAS in later data sheets giving the designer more flexibility. All transfers to or from the LANCE must be word transfers.

Note: Program ACON to "1," and BCON, BSWP to "0" in CSR3 REG.

## 3.5 8086 TO LANCE INTERFACE

The LANCE interface to the 8086 and to the 80186 is quite similar, except that the bus request handshake is different when 8086 is configured in maximum mode. The 8086 has a bidirectional signal for both bus request and bus grant  $(\overline{RQ}/\overline{GT})$ . Both the bus request  $(\overline{RQ})$ , and bus grant  $(\overline{GT})$  to/from 8086 are one CPU-clock wide and are synchronous to the CPU clock. Figure 3-4 shows a PAL design to do this conversion. Figure 3-5 shows the interface timing for this PAL. This PAL design could also be utilized to include other external logic requirements for interfacing the LANCE to 8086.





# 3.5.1 8086 RQ/GT CONVERSION TO LANCE HOLD/HLDA PAL

AMPAL16R4 PAT001 RASOUL OSKOUY MARCH 20, 1984

8086 RQ/GT CONVERSION TO LANCE HOLD/HLDA ADVANCED MICRO DEVICES

CLK NC HOLD GT NC NC NC NC GND NC NC NC HLDA D2 R2 R1 NC NC VCC

> R1 := HOLD D2 := R1 R2 := R1\*D2 + R1\*D2 HLDA := GT\*R2 + HLDA\*D2

## 3.5.2 DESCRIPTION

This PAL converts the request and grant  $(\overline{RQ}/\overline{GT})$  of 8086, when configured in maximum mode, to the LANCE Am7990 HOLD/HLDA. Both request (input to 8086) and grant (output from 8086) are one clock wide and are synchronous to the CPU clock.

## CHAPTER 4 SOFTWARE CONSIDERATIONS

## 4.1 SOFTWARE TASKS

First the LANCE interface with the system is checked out both in Bus Master and Bus Slave Mode, and the internal logic of the LANCE is tested in diagnostic mode for both internal and external loopback test. Then, the LANCE is configured for normal operation via the Initialization Block. The user normally initializes the LANCE once for normal operation. Any changes in LANCE configuration require re-initialization.

The data handling tasks include assigning and chaining data buffers and checking the format rings for format errors. Transmit and receive drivers are required to set up the transmit and receive descriptors, buffer pointers, and related tasks. Status monitoring routines are also required. If re-initialization is necessary, the user must first process all the transmitted or received packets and to rearrange the packets queued for transmission in the Transmit Ring. This is necessary since the LANCE sets its pointers to the beginning of the Transmit and Receive Rings upon initialization.

The user must also process the interrupts and report the errors.

These tasks and the software support required are discussed in the following order:

Initialization Diagnostics Main Program Descriptors and Buffers Interrupts Transmit Drivers Receive Drivers Status Monitoring and Error Processing

The flow charts and discussion outlined below examine one approach to typical driver routines which may be used to operate the LANCE. They are designed to guide the user in programming the LANCE within a typical application. However, the flowcharts are not intended as a direct implementation, which is system dependent.

## 4.2 INITIALIZATION

The LANCE is initialized (configured) for a desired operation by programming the CSR registers ( $CSR_{0^-3}$ ) and providing the parameters required by the LANCE in the Initialization Block. Refer to Chapter 1 for an overview of the system including the Initialization Block. For detailed information, refer to the LANCE data sheet. Initialization is a prerequisite for the LANCE operation in Bus Master mode.

Upon power-up or hardware reset, the internal logic of the LANCE is cleared, and the Stop bit in  $CSR_0$  gets set. Once the Stop bit is set, either by a hardware reset or by software, all the activity in the LANCE stops. The Stop bit in  $CSR_0$  must be set prior to any access to  $CSR_1$ - $CSR_3$ . ACON, BCON and BSWP bits in the  $CSR_3$  are programmed for the desired hardware interface.  $CSR_1$  and  $CSR_2$  get updated to contain the pointer to Initialization Block. (Refer to LANCE data sheet for more description on CSR registers.)

 ${\rm CSR}_1$  and  ${\rm CSR}_2$  are normally not affected when the Stop bit is set in  ${\rm CSR}_0$ . (When the Stop bit is set,  ${\rm CSR}_3$  is cleared and  ${\rm CSR}_0$  is set to 0004 Hex, Stop bit set.) However, it is recommended to reload  ${\rm CSR}_1$  and  ${\rm CSR}_2$  whenever the Stop bit is set.

The Initialization Block contains the parameters (Mode Register, Node Address, Logical Address Filter, Receive, and Transmit Descriptor Ring Pointers) needed for normal or diagnostic operation.

The flow chart shown in Figure 4-1 shows a typical initialization routine which starts by invoking the diagnostic operation with error loop capabilities and if the diagnostic passes are successful, it initializes the LANCE for normal operation.

## 4.3 DIAGNOSTICS

The Mode Register Initialization Block can be used to set up the LANCE for diagnostic or normal operation. There are four userprogrammable diagnostic modes. Each mode requires the user to change bits in the Mode Register and re-initialize the LANCE. The four modes are discussed in the following order:

- 1. Internal Loopback
- 2. External Loopback.
- 3. CRC Logic Check.
- 4. Collision Detection and Retry Logic.

#### 4.3.1 INTERNAL LOOPBACK

Although Ethernet is half-duplex, when in Loopback Mode the LANCE can operate in full-duplex by limiting the packet size to 8-32 bytes. The LANCE will not start the transmission of the loopback packet unless the whole packet (up to 32 bytes) is in the SILO. All the logic and data paths are tested in internal loopback except the transmit/receive drivers and receivers for the transmit data and receive data.

The LCAR bit should not be set in internal loopback mode since the LANCE does not monitor the RENA signal input to the LANCE. The LCAR bit is set when the sequence described below happens:

a) The LANCE is initialized in internal loopback mode. The loopback test can transmit and receive normally, as long as the transmit address matches the node address.

b) If at some point the LANCE transmits a non-matching packet, the packet will be sent but it will not be received. LCAR (lost carrier) will be set.

c) After transmitting a non-matching packet, the LANCE will no longer transmit in internal loopback mode, even if the matching address is put back. If the LANCE is then set-up to send a matching or a non-matching packet, the LANCE reads the descriptors from the Transmit Ring and relinquishes the descriptor to the CPU with LCAR bit set. It never DMAs data into the SILO. It does not actually transmit the packet out. Therefore, it does not receive the packet.





In the internal loopback mode, when a packet is transmitted that is not addressed to the node itself, LCAR is set and indicates this condition. If the address detection logic of the LANCE is being tested for a non-matching test in internal loopback mode, the first non-matching transmit packet always gets transmitted. Only the packets following the transmission of the non-matching packet fall into this condition and never get transmitted. Re-initializing the LANCE is the only option when this problem occurs. This problem will not occur as long as the LANCE is transmitting packets to itself (matching addresses) in internal loopback mode. The external loopback can be used for testing the packets with non-matching addresses.

#### 4.3.2 EXTERNAL LOOPBACK

External Loopback operates in much the same fashion as Internal Loopback, except that the test packet is actually transmitted out, starting from the LANCE to the SIA, to the transceiver, and finally to the coaxial cable. The transmitted data wraps around, in the same fashion, from the coaxial cable to the LANCE. External Loopback test will not interfere with any other node attached to the Ethernet cable, since the packet is normally addressed to the node itself or gets discarded as a runt packet (loopback packet size max = 32 bytes).

The multicast addressing is not operational in External Loopback Mode. The LANCE transmits the packet but it will not receive it. However, DTCR (Disable Transmit CRC) in the Mode Register can be set to "1" when multicast addressing in External Loopback Mode is desired. In this case, the user has to append the correct four byte CRC when transmitting a packet or there will be a CRC error when the packet is received. The multicast addressing can be tested in Internal Loopback Mode, or Receive Mode when another node is transmitting.

## 4.3.3 CRC GENERATOR/CHECKER LOGIC TEST

During the loopback test (internal or external), the CRC logic may be tested. Since the LANCE operates in half-duplex mode, the CRC generator or checker must be tested separately as follows. The Transmit CRC Generator is tested by programming DTCR=0 in the Mode Register. This enables the transmit CRC generation and disables the Receive CRC Checker. Assuming the test packet is 32 bytes, the LANCE will transmit 32 bytes and store 36 bytes of data in the receive buffer. The extra four bytes are the CRC generated by Transmit CRC Generator. The received CRC bytes are compared against the software generated CRC.

The Receive CRC Checker is tested by setting the DTCR bit in the Mode Register. The user then calculates the CRC for the test packet and appends it to the end of the test packet for transmission (test packet max size = 32 + 4 bytes CRC). The Receive CRC Checker checks the last four bytes of the packet for CRC error and updates the receive descriptors accordingly. The CRC logic may be tested in either External or Internal Loopback Mode.

#### 4.3.4 COLLISION DETECTION/RETRY LOGIC TEST

The collision detection can be tested by forcing collision, setting the COLL, LOOP, and INTL bits of the Mode Register) to "1." The LANCE is then initialized and started (CSR<sub>0</sub>: INIT,STRT,INEA=1). The collision bit, COLL, being set will cause the LANCE to detect a collision on each loopback attempt. The result is 16 total transmission attempts with a retry error reported in TMD<sub>3</sub>.

The SIA/transceiver collision interface to the LANCE is checked by placing the LANCE in External Loopback. The LANCE will look for a collision detection within 2 us following the completion of a transmission. This is a transceiver self test feature which is known as SQE (Signal Quality Error) test or "Heartbeat." The CERR bit gets set if the Heartbeat is missing within the specified time. The failure can be caused by the external collision path (transceiver-to-SIA-to-LANCE) and/or the transceiver itself.

## 4.4 MAIN PROGRAM

The LANCE is configured for normal operation via the initialization Block. LANCE is initilized once for normal operation. However, any configuration change requires re-initialization. Figure 4-2 shows a flow diagram of the main program for normal operation.

## 4.5 DESCRIPTOR AND BUFFER PITFALLS

#### 4.5.1 TRANSMIT MESSAGE DESCRIPTORS, TMD1 AND TMD3

"One" flag in TMD1 is not valid when "LCOL" is set in TMD3.

### 4.5.2 TRANSMIT DESCRIPTOR RING FORMAT

When the LANCE is polling the Transmit Ring, it will skip over Transmit Ring entries having a bad format. For the first buffer in a packet, when the LANCE owns the buffer and STP (Start of Packet) is not set, it will simply turn the ownership back over to the host. The LANCE will then generate a TINT interrupt and go on to the next buffer. The LANCE continues to skip over transmit buffers (by clearing the OWN bit and setting TINT bit) until it finds a buffer with a good format (both STP and OWN bit set) to transmit. When the LANCE finds a transmit buffer owned by the host (OWN = 0), it means that there are no more buffers to transmit.

#### 4.5.3 DATA CHAINING

During either a receive or a transmit with data chaining, the LANCE generates a done flag (RINT or TINT) and interrupt only at the end of the chain. It will not generate any interrupt flags whenever a buffer of the chain is filled or transmitted, unless there is an error. The ownership bits, however, are turned over to the host as each buffer is completed. This can cause a problem if the first transmit buffer is short as explained below.



#### 4.5.4 TRANSMIT BUFFERS

When in Transmit Mode, the LANCE can transfer up to 32 bytes of data into the Silo before transmission is started if the cable is busy at the time. A collision could occur at any time during the transmission of the first 64 bytes (first slot time). During this transmission, 64 additional bytes could be read from the buffer. Therefore, the first transmit buffer must be at least 96 bytes long to ensure that the LANCE does not relinquish the first buffer before it has sent the first 64 bytes of the packet over the Ethernet cable. Including a small extra margin, 100 bytes was chosen as the minimum size required for the first buffer when data chaining to ensure proper handling of collisions.

At the beginning of a transmission, the LANCE internally stores the address and byte count of the first transmit ring entry, in case a retransmission is required. In data-chaining, after each buffer is read into the Silo, the buffer is returned to the host by resetting the "own" bit. As explained above, if the first transmit buffer is too short, a collision could occur after the first buffer was completed and the ownership bit turned over to the host.

Since a collision causes an automatic retry and since the LANCE has the address of the first buffer, the LANCE will attempt to retransmit the buffer that it had just given back to the host. This violates the mutual exclusion rule of the ring ownership by accessing a ring entry that it does not own. This can also cause incorrect and unexpected transmit ring status changes as follows: if the host is polling the ownership bit, it would see ownership of the first transmit buffer and start to service it. At the same time, the LANCE may be retransmitting it and even updating the status for that buffer.

When data-chaining is not used, the LANCE does not return the buffer to the host until the entire packet has been sent without collision or other error. Therefore, for buffers that are not data-chained, the minimum buffer size for the first buffer is the minimum packet size of 64 bytes required by Ethenet to ensure proper handling of collisions. However, the LANCE is capable of transmitting a packet as small as one byte.

To summarize, when the buffers are data chained in Transmit Mode, the minimum size for the first transmit buffer is 100 bytes. When the buffers are not data-chained, the minimum size for the transmit buffer is 64 bytes to conform to Ethernet standards. These minimums prevent the LANCE from violating the mutual exclusion principle of the ring ownership bits as a result of a collision. The mutual exclusion rule states that the LANCE must not access a ring entry it does not own. The slot time is the time it takes to transmit 64 bytes over Ethernet. A collision can occur at any time during the first slot time.

#### 4.5.5 RECEIVE BUFFERS

The minimum size for the first receive buffer is specified as 64 bytes. If this spec is not adhered to, the LANCE could cause the violation of the mutual exclusion principle of the ring ownership bits.

This happens if the receive buffers are less than 64 bytes each and a packet that is larger than the first buffer but less than 64 bytes (a runt packet) arrives. The LANCE fills the first buffer, updates that buffer's status and turns over the ring ownership to the host. When the packet terminates as a runt, the LANCE discards it. The LANCE backs up its internal receive ring address pointer and byte count registers to their values at the beginning of the reception so that it can use this buffer for the next packet. However, this buffer has already been turned over to the host.

When the next packet arrives, the LANCE will reuse the buffer that it filled during the previous runt packet although it is now owned by the host. This violates the mutual exclusion rule of the ring ownership bits.

If the host had been polling the ownership bits, it could have already used the data in that receive buffer although it was not valid data. The host expects the next receive packet to start at the next receive buffer but the LANCE starts at the previous buffer. If the next receive packet is a legal packet, the LANCE will data chain at least two buffers because the first buffer is too small. The host then starts looking at the second buffer of the chain because it has already serviced the previous buffer when the ownership bit was turned over during the previous runt packet. Under these conditions, the host will not see the expected packet format (the destination address, source address, etc.) in the receive buffer.

#### 4.6 INTERRUPTS

The interrupt pin is simply an OR of the interrupt causing conditions. The occurrence of another interrupt after the interrupt pin is asserted does not generate another transition on the interrupt pin. Interfaces that require a transition per interrupt may use the following software routine to force a transition on the interrupt pin.

READ  ${\rm CSR}_0$  and store in memory or a register clear the interrupt enable (Bit 06) in the stored  ${\rm CSR}_0$ 

WRITE  $\text{CSR}_0$  WITH THE STORED VALUE (BIT 06 IS NOW CLEAR)

SET THE INTERRUPT ENABLE BIT IN CSR0

At the time the interrupt is first serviced, this routine first reads  $CSR_0$  to capture the register and store its value in memory or a register. Then the stored value is written to  $CSR_0$  with Bit 06 clear, clearing the interrupt-causing conditions present at the time the register was read. They are cleared because they are all "write-one-to-clear" bits. This clears out the old interrupt flags and preserves any new ones set after the register was read. It causes the LANCE to deassert the interrupt pin because interrupt enable is now clear. The last step is to set interrupt enable again. This must be done with a Write Only instruction, such as MOVE, so that any new interrupt flags are not cleared by a Read-Modify-Write operation. At this time, if there were any new interrupt flags set after  $CSR_0$  was first read, the interrupt pin will be reasserted generating a new transition for the new interrupt flags.

It is possible to have more than one interrupt-causing condition for each interrupt generated. For example, if an interrupt is received and the RINT bit is set, there could have been more than one receive buffer turned over to the host, because other receive buffers could have been filled before the host services the interrupt. This is also true for transmit interrupts. In fact, a receive buffer could have been turned over to the host after a transmit interrupt has been generated. This happens if a transmit interrupt was generated, if the host software read  $CSR_0$ , and if a receive buffer was filled before the host software finishes the transmit routine. Therefore, it is wise to check both the Receive and Transmit Rings for buffers owned by the host whenever an interrupt occurs.

LANCE asserts the interrupt signal ( $\overline{\text{INTR}}$ ) every time it updates the internal register, CSR<sub>0</sub>, provided the INEA bit is set. Interrupt remains asserted until one of the following conditions is met:

- 1. Source of interrupt is removed.
- 2. RESET is asserted.
- 3. Stop bit gets set in CSR<sub>0</sub>.

There are four types of interrupts noted in CSR0:

- 1. Initialization done.
- 2. Fatal and non-fatal errors.
- 3. Receive Descriptor update.
- 4. Transmit Descriptor update.

It is important and necessary to acknowledge the interrupts in real time so that the segment of the LANCE status being updated is not lost. This also enables the processing of transmit and receive buffers promptly.

There is only one interrupt condition, MISS error, which requires a response. When MISS error occurs, it must be cleared by the user, or no more packets will be received, even if some receive buffers have been relinquished to the LANCE. (The MISS error requirement applies only to the LANCE Rev. B. The LANCE Rev. C does not require the MISS bit to be cleared to receive the following packets.) However, there is enough time (67.2 us) between the MISS error bit getting set and the arrival of another packet. The 67.2 us is measured based on back-toback short packets (64 bytes) addressed to this node, and the size of the SILO (48 bytes).

No other interrupt bits in  $CSR_0$  will result in the loss of any packet. If interrupt is not serviced before the next interrupt occurs, then the new status bits get ORed with the old ones before  $CSR_0$  is updated. It is possible for the user to lose the sequence of status being updated.

The discussion below describes one way of handling a long interrupt latency. Since some software overhead may be involved in responding to the interrupts, a buffering scheme (software FIFO) may be used to ensure that all the events are recognized and serviced in the order of occurrence.

A software FIFO as large as Transmit/Receive Ring size is allocated to store the CSR<sub>0</sub>s in the order of interrupt occurrence. The interrupt service routine merely reads the CSR<sub>0</sub> and stores it for later processing by status processing routines thus making it as short as possible. (See Figure 4-3.) This approach will assure that all the events are captured in the order of occurrence.

## 4.7 TRANSMIT DRIVER CONSIDERATIONS

The host communicates with the LANCE, via the Transmit Ring, for packet transmission. There can be up to 128 descriptor entries, four words per entry, in the Transmit Ring.





The user should have two pointers associated with the Transmit Ring:

- 1. TXDESW Transmit Descriptor Write Pointer
- 2. TXDESR Transmit Descriptor Read Pointer

TXDESW points to the first descriptor of the packet queued for transmission by the host (OWN=1, STP=1). TXDESR points to the first descriptor of the packet just relinquished by the chip (OWN=0, TINT=1).

TXDESR and TXDESW originally point to the same location, to the beginning of the Transmit Ring. Once the packet transmission starts, the TXDESW pointer normally leads the TXDESR pointer. The user sets up the descriptors by flowing/wrapping around the ring, and LANCE chases the user sequentially to send the buffers out.

Transmit data buffers are usually scattered around in the memory. Before initiating a transmission, the user needs to invoke the lower level transmit driver routine to change the size of large and small buffers scheduled for transmission. One approach, as illustrated in Figure 4-4, is to shrink down the large buffers to 1500 bytes each and chain the small buffers together by taking advantage of LANCE's buffer management data chaining scheme. Three types of lists can be associated with transmit routines to transmit a large block of data (for example, 10K bytes).

#### List 1:

This list contains pointers to buffers (any location in memory), with different buffer sizes (no limitation in buffer sizes), to be transmitted as one block in the order defined sequentially in the list. LIST1PTR is the pointer to this list. Each entry on the list designates the buffer pointer and buffer size. End of list is recognized by an end of list flag (for example, FFFE...).



#### List 2:

One of the transmit routines uses List 1 to generate List 2. Each entry on List 2 is a pointer to a packet (List 3). List 2 is a translation of a block of data (List 1) with large and/or small buffers to one or more packets. End of list is recognized by the end of list flag (for example, FFFF...). LIST2PTR is a pointer as an input to the lower level transmit driver routine to transmit the whole block (all the packets in List 2).

#### List 3:

Each entry on this list designates the buffer pointer and the buffer size (<=1514 bytes; see Note 1) for each buffer that is chained together to be transmitted as one packet. At the end of the packet, a list flag is used to designate the end of the list. The lower level transmit driver routine transfers both the buffer pointers and buffer sizes directly to the transmit ring descriptors. The buffer pointed to by the first entry in list 3 must contain the header information (source address, destination address, and type (or length) field.

#### NOTE 1

The user should be cautious about address and type field insertion for transmission of each packet. Since LANCE does not insert destination or source addresses or type field, the user must append the address and type field (14 bytes) to the beginning of each packet.

The transmit driver routine, TXDRIVE, shown in Figure 4-5 uses LIST2PTR as the pointer to the packet list to set-up the transmit descriptors for transmission. Transmit driver routine (Figure 4-5) and TX\_Status routine (Figure 4-6) keep track of the two pointers, TXDESW and TXDESR by using a software FIFO. The transmit driver routine writes the pointer, TXDESW, to the FIFO and the TX\_Status routine reads the pointer, TXDESR, from the FIFO. The FIFO size should be as large as the transmit ring size. This approach allows the transmitsion process of the packet to be performed in the correct order and minimizes the software complexity of managing the Transmit Ring.

As pointed out earlier, the TXDESW pointer normally leads the TXDESR. If these two pointers point to the same location (TXDESR = TXDESW), it is an indication of having either a small ring (much less than 128) or the LANCE transmitter has been turned off because of some particular error(s). Should the transmitter shut off, the user is notified via interrupt. CSR<sub>0</sub> Register, TXON Bit, may then be checked to see if the transmitter is on.

The LANCE normally polls the Transmit Ring descriptor once every 1.6 ms until it finds a packet (defined/addressed in the descriptor) to be sent out. However, the user may demand faster polling time (every 1-2 us) by continuously setting the TDMD bit in CSR<sub>0</sub>, after it gets cleared by the LANCE. The user should normally set the TDMD bit every time it relinquishes (sets the OWN bit) the first descriptor of a packet to the LANCE.

#### NOTE

As shown in the transmit routine flowchart, the user should not relinquish the descriptors (buffers) until all the descriptors for the packet have been set up. (ENP bit is set in the last descriptor.) After the descriptors are set up, the user should clear the OWN bit of each descriptor in the reverse order (last descriptor first, first descriptor last). This technique will prevent transmit buffer error (TMD<sub>2</sub>, BUFF error).

As shown in Figure 4-6, there are two variables, TXDESR and TINTCNT, used for processing the packets that LANCE has transmitted. TINTCNT corresponds to the number of packets that have been transmitted (times that the TINT bit has been set in CSR<sub>0</sub>) but not processed by the CPU to update their status. TXDESR is the pointer to the first descriptor of the packet relinquished by the LANCE and not processed by the CPU. This mechanism is used to assure servicing the packets in the order of transmission and to prevent TINT being set twice without the CPU awareness that two packets have been transmitted by the LANCE.

When checking for errors, the user needs to check both the ERR and BUFF bits, since the ERR does not include the BUFF error. When processing errors, BUFF or UFLO errors should be treated as fatal errors since these errors are due to a malfunction in hardware and/or software designed around the LANCE and it is under user's control. LCOL error should also be treated as a fatal error. In a maximum Ethernet configuration, a collision might occur within the first 64 bytes of the packet but not beyond. LCOL error can also be due to a fault (open or short) in the coaxial cable.

LCAR error can be due to a malfunction in the receive section at the transceiver or fault between transceiver and SIA (Receive  $\pm$  pair) or SIA and LANCE (RENA input to the LANCE). The LANCE requires RENA to become and remain active before TENA is deasserted; otherwise an LCAR error will be set. If RENA drops out while transmitting (TENA High), an LCAR error will get set and the LANCE will continue to transmit the packet. A fault (short) in the coaxial cable can also cause an LCAR error.

The RTRY error is set when the LANCE attempts 16 times to transmit the packet and does not succeed. This error is less likely to occur. However, this error can occur in a very heavily loaded network, a failure of a node in the network, or an open in the coaxial cable.

As shown in the flowchart in Figure 4-6, after the packet has been transmitted, in particular when the buffers are data chained, the user should check the status of all descriptors for errors (ERR bit). This is because RTRY error is updated in the first descriptor, and LCOL and UFLO can occur anywhere from the first descriptor to the last descriptor of the packet. When late collision occurs (LCOL=1), the LANCE continues to transmit the packet.







## 4.8 RECEIVE DRIVER CONSIDERATIONS

The host communicates with the LANCE, via the Receive Ring, for packet reception. There can be up to 128 descriptor entries, four words per entry, in the Receive Ring.

The user needs to allocate some buffers through the descriptor entries in the Receive Ring for the arrival packets, if the receiver is enabled (turned on via Initialization Block). Multiple buffers with different sizes scattered around in the memory may be allocated to the LANCE for reception. Receive driver routines and buffer management tasks can be relatively complex when the user needs to keep up with incoming back-toback packets.

The user has 3 major tasks to handle at all times:

- 1. Respond fast enough to LANCE's DMA requests
- 2. Always have enough available receive buffers for arriving packets
- Provide fast interrupt response time and short interrupt service routine to capture/distinguish the events in the order of occurrence for each packet. However, the packets will not be lost if interrupt processing is not in real time; CSR<sub>0</sub> update is an OR operation of the new CSR<sub>0</sub> and the previous CSR<sub>0</sub>.

The user must keep track of the incoming receive packets, process the packets (check status and empty buffers), and allocate enough available receive buffers to store all incoming packets. A global pointer associated with the Receive Ring is needed to process the received packets sequentially in the order of arrival. This pointer, Received Descriptor Pointer (RXDPTR), is used in RX-Status routine (Figure 4-7) to locate the buffers for the received packet, check the integrity of the packet, and update the value of RXDPTR (pointer to the first descriptor of the next packet).

The node processor and the host CPU software may use a semaphore approach to communicate with each other. This is accomplished by allocating a software FIFO to be a Write Only by the node processor, and a Read Only by the host CPU. This FIFO has multiple entries each of which contains two locations: a pointer to the first descriptor for a packet (RXDPTR) and the number of descriptors (buffers) for this packet (RXDPSNO). The host CPU is interrupted by the node processor every time an entry is added to the list (FIFO). The host CPU, in return, reads the entry from FIFO to empty the buffer(s) and relinquish the buffers to the LANCE using the RXDPTR and RXDESNO. This technique speeds up the received packet processing time and diminishes the probability of missing packets as a result of no receive buffers being available.

The data chaining scheme in the LANCE makes efficient use of the memory during the packet reception. It is practical to assign small buffers (for example, 256 bytes) for receive buffers allocated to the LANCE. With small buffers, there is less unused space in each buffer when storing packets that are short. For packets larger than the buffer, data-chaining is used. Storing small packets in large buffers results in large unused and unusable areas of memory and results in the data being in fragmented areas scattered around in the memory. RINTCNT variable shown in Figure 4-7 contains the number of times that the RINT bit has been set in CSR<sub>0</sub> without being processed by the user. This value corresponds to the number of packets which have been received with or without the error and are awaiting processing. Figure 4-7 uses RINTCNT and RXDPTR to process back-to-back packets in the order of arrivals.

As it implies in Figure 4-7, the user should start checking the  $RMD_1$  of each descriptor until it finds either ENP or ERR bit set. IF ERR bit is set and ENP bit is not, it indicates that an error (such as BUFF or OVFL) occurred before the packet ended. If ENP bit is set, it indicates that the packet has ended (cable has gone idle) and the current descriptor is the last descriptor for this packet. When ENP and ERR are both set, it is an indication that there is a CRC or both CRC and framing error.

It is important to note that the LANCE interrupts the user when it updates the last descriptor (clears the OWN bit) for current received packet. It does not interrupt (does not set RINT) for each descriptor update when the packet consists of multiple descriptors.

When the LANCE interrupts the CPU due to RINT, packet reception, the user should clear the source of interrupt (here RINT bit) so that it can distinguish the arrival of the next packet from the current one when RINT bit is set again.

The minimum time (worst case) for the RINT bit to be set again is as follows: At the end of a packet reception from the cable, the Silo has 48 bytes for the LANCE to transfer into a buffer before issuing a RINT. This transfer requires three DMA sequences of 4.8 us each plus two bus dwell times of .7 us. each (bus request response time,  $\overline{HOLD}$  to  $\overline{HLDA}$ , is ignored) for a total of 15.8 us. However, the transfer does not start until after the interpacket gap time of 9.6 us followed by 6.4 us of preamble time. The transfer starts just as the data from the next packet starts to enter the Silo. In this case, the RINT bit is set 15.8 us after the next packet starts to fill the Silo. If the worst case happens and the Silo overflows, another RINT interrupt is issued for the error condition. The time required for the second RINT to occur is 22.6 us ( $[48 \times 0.8] - 15.8$ ). This is the interrupt latency of the LANCE for RINT bit to get set again.

This worst case interrupt latency only applies if the LANCE is not assured of prompt response to DMA bus requests. If the LANCE DMA bus latency is eight us, and the LANCE requests the bus as soon as eight words are in the Silo, there will be a maximum of thirteen words in the Silo when the end of the packet arrives. The LANCE takes 4.8 us to transfer the first eight words and 6.5 us (5 × (.6 + .7)) to transfer the remaining five words, one word at a time for a total of 11.3 us before the first RINT is set.

The packet intergap time is 9.6 us and the preamble is 6.4 us for a total of 16 us before data from the next packet starts to fill the empty Silo. If the LANCE now fails to acquire the DMA bus, the Silo will overflow causing a second RINT 43.1 us after the first RINT (16 - 11.3 + 48 × .8). This is the interrupt latency under these more reasonable conditions.

The errors associated with packet reception are BUFF, OVFL, CRC, and FRAM errors. The packets are normally discarded when any of these errors occur. Note that there may be an OVFL error when there is a BUFF error.



# 4.9 STATUS MONITORING AND ERROR PROCESSING

CSR<sub>0</sub>\_Status routine shown in Figure 4-8 monitors a software FIFO used by the interrupt handler to save the contents of CSR<sub>0</sub> after each interrupt (Figure 4-3). Each CSR<sub>0</sub> record is checked for IDON, RINT, TINT, and ERR bits. If the ERR bit is set, it calls another routine, ERR\_CSR<sub>0</sub> (Figure 4-9), to process the fatal and non-fatal errors.

The IDON bit, when set, indicates that the initialization of LANCE has been done.

The counter variable, RINTCNT is incremented whenever RINT is set. RINTCNT is monitored by the routine, RX-Status (Figure 4-7). RX-Status uses RINTCNT to determine if any receive packets need to be processed. The value of RINTCNT corresponds to the number of packets which have been received by the LANCE but have not been processed by the CPU. Similarly, TX-Status routine uses TINTCNT to be able to process the results of the transmitted packets in the order of transmission.

TINTCNT corresponds to the number of packets to be processed by the CPU which have been transmitted by the LANCE. The counter variable, TINTCNT is incremented whenever the TINT bit is set. TINTCNT is monitored by the routine, TX-Status (Figure 4-6).

 ${\sf ERR\_CSR_0}$  routine shown in Figure 4-9 illustrates the typical actions which users would normally take when processing the errors. The errors, MERR and BABL should be recognized as fatal errors. CERR and MISS are considered non-fatal errors.

MERR error indicates that the LANCE did not receive any acknowledgement from the system (READY High) 25.6 us after the start of the memory cycle. The problem can be the result of the LANCE accessing an invalid address (wrong buffer pointers might have been given to the LANCE in the descriptors) or it may be a memory interface problem between the LANCE, CPU, and memory.

BABL error occurs after the LANCE starts loading the 1519th byte to the SILO (maximum Ethernet packet is 1518 bytes). The LANCE continues to send the remainder of the packet following 1518 bytes. When this error occurs, the user should stop the transmission by setting the Stop bit in CSR<sub>0</sub>. It is the user's responsibility not to have the packet more than 1514 bytes (1514 if CRC is generated by the LANCE, DTCR=0; 1518 if CRC is to be generated by the user, DTCR=1). It is worthwhile to mention that the LANCE can send up to 4K bytes (BCNT=12 bits in TMD<sub>2</sub>) for each packet where it sets the BABL error following 1518 bytes.

CERR (collision, heartbeat, or SQE Test error) is a transceiver test feature. During this test, CERR is set if the LANCE does not see the collision within 2.0 us after a chip initiated transmission. Most transceivers (IEEE 802.3/Ethernet compatible) have the SQE Test feature built in. Within some delay (less than 2.0 us) following a transmission, they send a 10.0 MHz signal on collision pair. In the LANCE/SIA application, the SIA translates the 10.0 MHz differential signal to a TTL signal on CLSN line to the LANCE. CERR error does not cause an interrupt. The user can normally check CERR when the TINT bit gets set following transmission of the next packet. When the LANCE/SIA is interfaced with a transceiver which does not have the SQE Test function, the user simply ignores the existence of the CERR bit. Typical application where SQE Test may not be desirable is in repeater designs.

#### 4.9.1 MISS ERROR

In the LANCE Rev. B, when a MISS error is set in CSR<sub>0</sub>, it must be cleared immediately, or the next packets addressed to this node will not be received, even if some receive buffers have been relinquished to the LANCE. The LANCE Rev. C does not require the MISS bit to be cleared to receive the following packets.

## 4.9.2 RECEIVER and/or TRANSMITTER TURN OFF DUE to ERROR

There are three types of error which cause the transmitter to be turned off (CSR<sub>0</sub>, TXON=0):

- (1) Memory error (MERR)
- (2) Underflow (UFLO)
- (3) Buffer error (BUFF)

The only type of error which causes the receiver to be turned off (CSR<sub>0</sub>, RXON=0) is a memory error (MERR). The chip has to be restarted in order to turn the transceiver and/or receiver back on again. The easiest way to restart the LANCE is by setting the Stop bit and then setting the Start bit in CSR<sub>0</sub>. This turns the receiver and transmitter on again because DRX and DTX are still cleared in the Mode Register. However, setting the Stop bit may cause some confusion for the user if the LANCE is in the middle of a transmission or reception or if the buffers are data chained.

It is recommended that the LANCE be re-initialized, rather than setting the Start bit when it stops. Care must be applied when stopping the LANCE because setting the STOP bit clears CSR<sub>3</sub>. CSR<sub>3</sub> must be reprogrammed if it contained a non-zero value before the LANCE was stopped. The LANCE can also be re-initialized by setting the INIT bit, but this is not necessary unless a change of operating parameters is desired.

## 4.10 PROGRAMMER ORGANIZATION OF THE LANCE REGISTER INFORMATION

The 8086 System register organization is different than the organization of 68000 registers. Therefore the programmer needs to know the organization of the system to be used with the LANCE so that the Initialization Block information and the Descriptor Ring entries are stored correctly.

In a 16-bit word in the 68000 system, byte 0 consists of bits 8 thru 15 (the most significant bits) and byte 1 consists of bits 0 thru 7. The word, AD 80, in 68000 assembly code is stored in memory as AD 80. This is the correct order of bytes for the LANCE control registers.





However, data must be serialized for transmission and serialized data is handled as bytes rather than words. Serial byte data in ascending order is stored in memory as byte 1 (bytes 0–7) followed by byte 0 (bits 8–15). In serializing the data for transmission, the byte in the low-order bit positions is sent first. Therefore, the 68000 data being transmitted or received must be byte-swapped. The LANCE has a byte-swapping mechanism to perform this function. It is a control bit called BSWP in the Control and Status Register 3. When it is set to 1, the LANCE swaps the high and low bytes on DMA data transfers between the Silo and memory.

Figures 4-10, 4-11, and 4-12 show the Initialization Block and Descriptor Ring organization of control information required in a 68000 program for proper functioning in the LANCE. Figure 4-16 shows the relationship between control data in a 68000 register, in memory, and in a LANCE register. Figure 4-17 shows the relationship of serialized data and memory with and without byte swapping. The 8086 stores sixteen-bit words with the low order byte (byte 0, bits 0–7) on an even byte boundary and byte 1 (the most significant eight bits) on the next higher byte address. For example, a data word stored in an 8086 register or in a program as AD 80, is stored in memory as 80 AD.

The LANCE stores word data in its control registers in the same order as it is stored in memory. It is the programmer's responsibility to store control information in the order needed by the LANCE. Figures 4-13, 4-14, and 4-15 give an 8086 programmer's view of the LANCE Initialization Block and Descriptor Ring information. Figure 4-16 shows the relationship between control data in an 8086 register, in memory, and in a LANCE register.

Because of the order that the 8086 stores bytes in memory during word transfers, no byte swapping of transmitted or received data is required when an 8086 system is used with the LANCE. The BSWP control bit is set to zero.





4-19



## APPENDIX A GLOSSARY

| ACON           | ALE Control bit in CSR <sub>3</sub>                                                                                                                                                                                                               | DMA                  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| ADR            | Register Data/Address Port Select                                                                                                                                                                                                                 | Cycle                |
| ALE            | Address Latch Enable output pin on the LANCE                                                                                                                                                                                                      |                      |
| AS             | Address Strobe output for use by slave device                                                                                                                                                                                                     |                      |
| BABL           | Error flag in CSR <sub>0</sub> (more than 1518 bytes in one packet)                                                                                                                                                                               | DRTY                 |
| BCNT           | Buffer Byte Count entries in RMD <sub>2</sub> and TMD <sub>2</sub>                                                                                                                                                                                | DRX                  |
| BCON           | Byte Control bit in CSR <sub>3</sub> for Byte Mask and Hold I/O pins                                                                                                                                                                              | DS<br>DTCB           |
| BMo/BYTE       | Input/output select                                                                                                                                                                                                                               | DTX                  |
| BSWP           | Byte Swap bit in CSR <sub>3</sub>                                                                                                                                                                                                                 | Daisv                |
| BUFF           | Buffer Error flag in RMD <sub>1</sub> and TMD <sub>3</sub>                                                                                                                                                                                        | chain                |
| BUSAKO         | Bus request output in daisy chain configuration of the LANCE. If the LANCE is requesting the bus when it receives $\overline{HLDA}$ , $\overline{BUSAKO}$ remains high. Otherwise, $\overline{BUSAKO}$ is set low when $\overline{HLDA}$ arrives. | Dwell<br>time<br>ENP |
| BUSRQ          | Bus Request output pin on the LANCE used in daisy chain configuration ( $CSR_3 BCON = 1$ ).                                                                                                                                                       | ERR                  |
| Bus            | Percentage of time a device holds and controls                                                                                                                                                                                                    |                      |
| Bandwidth      | the DMA bus.                                                                                                                                                                                                                                      | EDAN                 |
| Bus<br>Latency | Allowable bus latency is the time a device can wait for the DMA bus after requesting it without the loss of data or other functions.                                                                                                              | HADR                 |
| Bus<br>Master  | When a device has access to a DMA bus, it is a bus master.                                                                                                                                                                                        | HLDA                 |
| BM             | Byte Mask bits on the LANCE indicating which byte(s) on the DAL lines are to be read or written                                                                                                                                                   | HOLD                 |
| CERR           | Collision Error flag in CSR0                                                                                                                                                                                                                      | IADR                 |
| CLSN           | Collision logical input to the LANCE indicating the presence of a 10.0 MHz differential signal in the collision pairs (collision $\pm$ ) at the transceiver interface cable                                                                       |                      |
| COLL           | Force Collision bit in the Mode Register in the LANCE                                                                                                                                                                                             | INIT                 |
| CRC            | Cyclic Redundancy Check flag in RMD <sub>1</sub>                                                                                                                                                                                                  | INT                  |
| CS             | Chip Select input when asserted puts the LANCE into bus slave mode                                                                                                                                                                                | INTL                 |
| CSR            | Control and Status Registers in the LANCE                                                                                                                                                                                                         | AVI 11               |
| DAL            | Data/Address Line pins on the LANCE                                                                                                                                                                                                               |                      |
| DALI           | Data/Address Lines input control                                                                                                                                                                                                                  | ISO                  |
| DALO           | Data/Address Lines output control                                                                                                                                                                                                                 | LADR                 |
| DAS            | Data Strobe is an input/output pin on the LANCE used to distinguish the data portion of a bus transfer from the address portion.                                                                                                                  | LADR                 |
| DEF<br>DMA     | Deferred flag in TMD <sub>1</sub> . Transmission deferred<br>Direct Memory Access                                                                                                                                                                 | LANC                 |
|                |                                                                                                                                                                                                                                                   |                      |

| <b>IA</b><br>rcle | The time required for the LANCE to transfer one word over the DMA bus (600 ns plus any wait states). In the burst mode, the LANCE transfers eight words in 4.8 us each time it acquires the DMA bus. |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RTY               | Disable Retry flag in Moter (allows only one transmission attempt)                                                                                                                                   |
| X                 | Disable the Receiver bit in Mode Register                                                                                                                                                            |
| 5                 | Data Strobe on the Z8001                                                                                                                                                                             |
| CR                | Disable Transmit CRC bit in Mode Register                                                                                                                                                            |
| x                 | Disable Transmitter bit in Mode Register                                                                                                                                                             |
| iisy-<br>ain      | A method of connecting bus master devices to control interrupt priorities.                                                                                                                           |
| veli<br>ne        | The time interval between the LANCE's release of the bus to the next bus request. It is the time interval that the $\overline{HOLD}$ line remains inactive.                                          |
| IP                | End of Packet flag in RMD <sub>1</sub> and TMD <sub>1</sub>                                                                                                                                          |
| R                 | $\begin{array}{l} \mbox{Error flag in descriptor rings, RMD_1 and TMD_1 \\ \mbox{and in Am7990 Control and Status Register} \\ \mbox{CSR}_0 ("or" of BABL, CERR, MISS, and MERR) \\ \end{array}$     |
| FO                | First In First Out data buffer (Silo)                                                                                                                                                                |
| RAM               | Framing Error flag in RMD1                                                                                                                                                                           |
| ADR               | High Order 8 Address Bits of buffer described in this entry of $RMD_1$ or $TMD_1$                                                                                                                    |
| .DA               | Hold Acknowledge input to the LANCE makes it the bus master.                                                                                                                                         |
| DLD               | Bus Hold Request output asserted by the LANCE when it requires the bus.                                                                                                                              |
| DR                | Low order 16 bits of address of Initialization<br>Block in CSR <sub>1</sub> , high order 8 bits in CSR <sub>2</sub> .                                                                                |
| ON                | Status bit in $\ensuremath{CSR}_0$ indicates initialization has been done                                                                                                                            |
| EA                | Interrupt Enable bit in CSR <sub>0</sub> enables the LANCE INTR output.                                                                                                                              |
| П                 | Initialize flag in CSR0 in the LANCE                                                                                                                                                                 |
| т                 | Interrupt                                                                                                                                                                                            |
| TL                | Internal Loopback flag in the Mode Register                                                                                                                                                          |
| TR                | Interrupt flag in $CSR_0$ . Active when one or more of the $CSR_0$ status flags, BABL, IDON, MERR, MISS, RINT, or TINT, are set.                                                                     |
| 0                 | International Standards Organization                                                                                                                                                                 |
| DR                | Low Order 16 Address Bits of buffer of this descriptor in $RMD_0$ and $TMD_0$                                                                                                                        |
| DRF               | Logical Address Filter in Initialization Block. 64-<br>bit mask for logical addresses                                                                                                                |
| NCE               | Local Area Network Controller for Ethernet (Am7990)                                                                                                                                                  |
|                   |                                                                                                                                                                                                      |

| LCAR    | Loss of Carrier flag in TMD <sub>3</sub>                                                                                                                 | RLEN          | Receive Ring Length                                                                              |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------|
| LCOL    | Late Collision flag in TMD <sub>3</sub>                                                                                                                  | RQ/GT         | Request/Grant bus exchange handshake                                                             |
| Latency | See Bus Latency                                                                                                                                          | RTRY          | Retry Error flag in TMD3 (transmitter failed in 16                                               |
| LOOP    | Mode Register bit to control loopback for test                                                                                                           |               | attempts)                                                                                        |
| MCNT    | Message Byte Count entry in RMD3                                                                                                                         | RW            | Read/Write Select                                                                                |
| MERR    | Memory error flag in CSR0 set when the LANCE                                                                                                             | RX            | Receive Input                                                                                    |
|         | as a bus master has not received READY within                                                                                                            | RXON          | Receiver On flag in CSR <sub>0</sub>                                                             |
|         | 25.6 us after asserting the address on the DAL                                                                                                           | Runt          | A packet that is less than 64 bytes long                                                         |
|         | lines.                                                                                                                                                   | RX            | Receive input bit stream to the LANCE                                                            |
| MISS    | Missed Packet flag in CSH <sub>0</sub> set when the                                                                                                      | SIA           | Serial Interface Adapter                                                                         |
|         | available.                                                                                                                                               | STP           | Start of Packet flag in TMD1 and RMD1                                                            |
| MORE    | More than one entry needed (to transmit packet)                                                                                                          | STRT          | Start bit in CSR0                                                                                |
|         | flag in TMD <sub>1</sub>                                                                                                                                 | Silo          | A 48-byte FIFO memory in the LANCE used to                                                       |
| OFLO    | Overflow Error flag in RMD1. Received data lost.                                                                                                         |               | transfer data between the local memory and the                                                   |
| ONE     | Exactly One Entry Needed (to transmit packet)                                                                                                            | Slove         | The eleve mode of the LANCE (CO eccent at the                                                    |
|         | flag in TMD <sub>1</sub>                                                                                                                                 | Siave<br>Mode | used to initialize the LANCE (CS asserted) is                                                    |
| OWN     | Descriptor entry owner (host/chip) flag in RMD1                                                                                                          | STOP          | Control bit in CSBo when set stops all external                                                  |
|         | and TMD <sub>1</sub>                                                                                                                                     |               | activity of the LANCE                                                                            |
| PADR    | 48-bit Physical Address assigned to chip (entry in<br>Initialization Block)                                                                              | T-state       | Timing cycle (100 ns) in the LANCE. One LANCE<br>DMA cycle consists of six T-states plus any re- |
| PAL     | Programmable Array Logic                                                                                                                                 |               | quired wait states.                                                                              |
| PROM    | Promiscuous mode (accepts all incoming pack-<br>ets) flag in Mode Register                                                                               | TDMD          | Transmit Demand for DMA bus. Control bit in<br>CSR <sub>0</sub> to bypass DMA wait time          |
| RAM     | Random Access Memory                                                                                                                                     | TDR           | Time Domain Reflectometer flag in TMD <sub>3</sub> in the                                        |
| RAP     | Register Address Port (bus addressable register)                                                                                                         |               | LANCE                                                                                            |
|         | in LANCE                                                                                                                                                 | TDRA          | Transmit Descriptor Ring base address in In-                                                     |
| RAS     | Register Address Select                                                                                                                                  | TC            |                                                                                                  |
| RDP     | Data Port (bus addressable register) in the LANCE                                                                                                        | IENA          | enable external transmit logic                                                                   |
| RDRA    | Receive Descriptor Ring base address entry in<br>Initialization Block                                                                                    |               | LANCE has completed sending a packet and has                                                     |
| READ    | Input/output pin on the LANCE. High in Bus Mas-                                                                                                          |               | the transmission is stopped due to a failure                                                     |
|         | ter mode is input to read DAL lines, low means                                                                                                           | TLEN          | Transmit Bing Length                                                                             |
|         | The meaning is reversed in the Bus Slave mode                                                                                                            | TMD           | Transmit Message Descriptor entry in Transmit                                                    |
| RENA    | Receive Enable input to the LANCE. Indicates                                                                                                             |               | Descriptor Ring                                                                                  |
|         | presence of carrier on the channel.                                                                                                                      | тх            | Transmit (output)                                                                                |
| RES     | Reserved                                                                                                                                                 | TXON          | Transmitter On flag in CSR0                                                                      |
| RESET   | Reset (Am7990 input) stops the LANCE opera-                                                                                                              | тх            | Transmit output bit stream on the LANCE                                                          |
|         | tion, clears its internal logic (CSR <sub>0</sub> and CSR <sub>3</sub> ), and sets it into idle state with STOP bit set in $CSR_0$ .                     | UFLO          | Underflow Error flag in $TMD_3$                                                                  |
| RINT    | Receiver Interrupt flag in CSR <sub>0</sub> set after the LANCE has received a packet and updated the Receive Descriptor Ring. Also set if the reception |               |                                                                                                  |

## **APPENDIX B**

8086 program for multicast addressing and hash filter.

| 6<br>7<br>8<br>9<br>10<br>11<br>12 |                 |              | SUBROL<br>GIVEN E<br>ON ENT<br>ON RET | ITINE TO SET<br>THERNET LOC<br>RY SI POINTS<br>DI POINTS<br>URN SI POINT<br>ALL OTH | A BIT IN THE HASH FILTER FROM A<br>GICAL ADDRESS<br>TO THE LOGICAL ADDRESS WITH LSB FIRST<br>TO THE HASH FILTER WITH LSB FIRST<br>S TO THE BYTE AFTER THE LOGICAL ADDRESS<br>ER REGISTERS ARE UNMODIFIED |
|------------------------------------|-----------------|--------------|---------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13<br>14                           |                 | ,            |                                       | SETHASH<br>CS:CSE61                                                                 |                                                                                                                                                                                                          |
| 15                                 |                 |              | ACCOMIC                               | 00.0000                                                                             |                                                                                                                                                                                                          |
| 16                                 | = 1DB6          |              | FOU                                   | 1DB6H                                                                               | CRC POLYNOMINAL TERMS                                                                                                                                                                                    |
| 17                                 | = 1000          |              |                                       |                                                                                     | ,OHO FOLINOMINAL TERMO                                                                                                                                                                                   |
| 19                                 | - 0401          |              | LQU                                   | 040111                                                                              |                                                                                                                                                                                                          |
| 10                                 | 0000            | ,<br>CSE61   | SEGMEN                                |                                                                                     | וחבי                                                                                                                                                                                                     |
| 20                                 | 0000            |              | GEOMILI                               | FODLIC CO                                                                           |                                                                                                                                                                                                          |
| 20                                 | 0000            | ,<br>SETUASU | DDOC                                  |                                                                                     |                                                                                                                                                                                                          |
| 21                                 | 0000 50         | SETHASH      |                                       |                                                                                     |                                                                                                                                                                                                          |
| 22                                 | 0000 50         |              | PUSH                                  |                                                                                     | SAVE ALL REGISTERS                                                                                                                                                                                       |
| 23                                 | 0001 53         |              | PUSH                                  |                                                                                     |                                                                                                                                                                                                          |
| 24                                 | 0002 51         |              | PUSH                                  |                                                                                     |                                                                                                                                                                                                          |
| 25                                 | 0003 52         |              | PUSH                                  | DX                                                                                  |                                                                                                                                                                                                          |
| 26                                 | 0004 55         |              | PUSH                                  | Bb                                                                                  |                                                                                                                                                                                                          |
| 27                                 |                 | ;            |                                       |                                                                                     |                                                                                                                                                                                                          |
| 28                                 | 0005 B8 FFFF    |              | MOV                                   | AX,UFFFFH                                                                           | ;AX,DX = CHC ACCUMULATOH                                                                                                                                                                                 |
| 29                                 | 0008 BA FFFF    |              | MOV                                   | DX,0FFFFH                                                                           | PRESET CRC ACCUMULATOR TO ALL 1'S                                                                                                                                                                        |
| 30                                 | 000B B5 03      |              | MOV                                   | CH,3                                                                                | ;CH = WORD COUNTER                                                                                                                                                                                       |
| 31                                 |                 | :            |                                       |                                                                                     |                                                                                                                                                                                                          |
| 32                                 | 000D 8B 2C      | SETH10:      | MOV                                   | BP,[S1]                                                                             | GET A WORD OF ADDRESS                                                                                                                                                                                    |
| 33                                 | 000F 83 C6 02   |              | ADD                                   | SI,2                                                                                | POINT TO NEXT ADDRESS                                                                                                                                                                                    |
| 34                                 | 0012 B1 10      |              | MOV                                   | CL,16                                                                               | ;CL = BIT COUNTER                                                                                                                                                                                        |
| 35                                 |                 | ÷.           |                                       |                                                                                     |                                                                                                                                                                                                          |
| 36                                 | 0014 8B DA      | SETH20:      | MOV                                   | BX,DX                                                                               | GET HIGH WORD OF CRC                                                                                                                                                                                     |
| 37                                 | 0016 D1 C3      |              | ROL                                   | BX,1                                                                                | ;PUT CRC31 TO LSB                                                                                                                                                                                        |
| 38                                 | 0018 33 DD      |              | XOR                                   | BX,BP                                                                               | COMBINE CRC31 WITH INCOMING BIT                                                                                                                                                                          |
| 39                                 | 001A D1 E0      |              | SAL                                   | AX,1                                                                                | ;LEFT SHIFT CRC ACCUMULATOR                                                                                                                                                                              |
| 40                                 | 001C D1 D2      |              | RCL                                   | DX,1                                                                                |                                                                                                                                                                                                          |
| 41                                 | 001E 81 E3 0001 |              | AND                                   | BX,0001H                                                                            | ;BX = CONTROL BIT                                                                                                                                                                                        |
| 42                                 | 0022 74 07      |              | JZ                                    | SETH30                                                                              | ;DO NOT XOR IF CONTROL BIT = 0                                                                                                                                                                           |
| 43                                 |                 | ;            |                                       |                                                                                     |                                                                                                                                                                                                          |
| 44                                 |                 | ;            | PERFOR                                | M XOR OPER                                                                          | ATION WHEN CONTROL BIT = 1                                                                                                                                                                               |
| 45                                 |                 | ;            |                                       |                                                                                     |                                                                                                                                                                                                          |
| 46                                 | 0024 35 1D86    |              | XOR                                   | AX,POLYL                                                                            |                                                                                                                                                                                                          |
| 47                                 | 0027 81 F2 04C1 |              | XOR                                   | DX,POLYH                                                                            |                                                                                                                                                                                                          |
| 48                                 |                 | ;            |                                       |                                                                                     |                                                                                                                                                                                                          |
| 49                                 | 002B 0B C3      | SETH30:      | OR                                    | AX,BX                                                                               | ;PUT CONTROL BIT IN CRC0                                                                                                                                                                                 |
| 50                                 | 002D D1 CD      |              | ROR                                   | BP,1                                                                                | ;ROTATE ADDRESS WORD                                                                                                                                                                                     |
| 51                                 | 002F FE C9      |              | DEC                                   | CL                                                                                  | DECREMENT BIT COUNTER                                                                                                                                                                                    |
| 52                                 | 0031 75 E1      |              | JNZ                                   | SETH20                                                                              |                                                                                                                                                                                                          |
| 53                                 | 0033 FE CD      |              | DEC                                   | СН                                                                                  | DECREMENT WORD COUNTER                                                                                                                                                                                   |
| 54                                 | 0035 75 D6      |              | JNZ                                   | SETH10                                                                              | ,                                                                                                                                                                                                        |
| 55                                 |                 | :            |                                       |                                                                                     |                                                                                                                                                                                                          |
|                                    |                 | ,            | FORMAT                                | ION OF CRC                                                                          | COMPLETE. AL CONTAINS THE REVERSED HASH                                                                                                                                                                  |
| 56                                 |                 | ;            | CODE                                  |                                                                                     |                                                                                                                                                                                                          |
| 57                                 |                 | :            |                                       |                                                                                     |                                                                                                                                                                                                          |
| 58                                 | 0037 B9 000A    | ,            | MOV                                   | CX.10                                                                               |                                                                                                                                                                                                          |
| 49                                 | 003A D0 F0      | SETH40:      | SAL                                   | AL.1                                                                                | REVERSE THE ORDER OF BITS IN AL                                                                                                                                                                          |
| 60                                 | 003C D0 DC      | 52           | RCR                                   | AH.1                                                                                | AND PUT IT IN AH                                                                                                                                                                                         |
| 61                                 | 003E E2 EA      |              | LOOP                                  | SETH40                                                                              |                                                                                                                                                                                                          |
|                                    |                 |              |                                       |                                                                                     |                                                                                                                                                                                                          |

62 ; AH NOW CONTAINS THE HASH CODE 63 ; 64 0040 8A DC MOV BL,AH ;BL = HASH CODE, BH IS ALREADY ZERO 65 :DIVIDE HASH CODE BY 8 66 0042 B1 03 MOV CL,3 67 0044 D2 EB SHR BL.CL TO GET TO THE CORRECT BYTE 68 0046 B0 01 MOV AL,01H PRESET FILTER BIT 69 0048 80 E45 07 AND AH,7H ;EXTRACT BIT COUNT 70 004B 8A CC MOV CL.AH 71 004D D2 E0 SHL AL,CL SHIFT BIT TO CORRECT POSITION 004F 08 01 [DI + BX],AL ;SET IN HASH FILTER 72 OB 0051 5D POP ΒP 73 POP 74 0052 5A DX 75 0053 59 POP СХ 76 0054 5B POP ВX POP 77 0055 58 AX 78 0056 C3 RET 79 SETHASH ENDP 80 0057 81 CSEG1 ENDS 82 0057 83 : END 84 Basic computer program example to generate the hash filter, for multicast addressing, in the LANCE. 100 REM PROGRAM TO GENERATE A HASH NUMBER GIVEN AN ETHERNET ADDRESS REM 110 120 REM 130 DEFINT A-Z DIM A(47) : REM ETHERNET ADDRESS = 48 BITS 140 DIM C(32) : REM CRC REGISTER = 32 BITS 150 160 PRINT "ENTER STARTING ADDRESS'; : INPUT A\$ 170 IF LEN (A\$) < > 12 THEN 160 : REM THE INPUT ADDRESS STARTING MUST BE 12 CHARS REM 180 UNPACK STARTING ADDRESS INTO ADDRESS ARRAY 190 REM 200 REM 210 **M** = 0 FOR I = 0 TO 47 : A(I) = 0 : NEXT I 220 230 FOR N = 12 TO 1 STEP -1 Y\$ = MID\$ (A\$,N,1)240 250 IF Y\$ = "0" THEN 420 IF Y\$ = "1" THEN A(M) = 1 : GOTO 420 260 IF Y\$ = "2" THEN A(M + 1) = 1 : GOTO 420 270 IF Y\$ = "3" THEN A(M + 1) = 1 : A(M) = 1 : GOTO 420 280 IF Y\$ = "4" THEN A(M + 2) = 1 : GOTO 420 290 IF Y\$ = "5" THEN A(M + 2) = 1 : A(M) = 1 : GOTO 420 300 IF Y\$ = "6" THEN A(M + 2) = 1 : A(M + 1) = 1 : GOTO 420 310 IF Y\$ = "7" THEN A(M + 2) = 1 : A(M + 1) = 1 : A(M) = 1 : GOTO 420 320 A(M + 3) = 1330 340 IF Y\$ = "8" THEN 420 IF Y\$ = "9" THEN A(M) = 1 : GOTO 420 350 IF Y\$ = "A" THEN A(M + 1) = 1 : GOTO 420 360 IF Y\$ = "B" THEN A(M + 1) = 1 : A(M) = 1 : GOTO 420 370 IF Y\$ = "C" THEN A(M + 2) = 1 : GOTO 420 380 IF Y\$ = "D" THEN A(M + 2) = 1 : A(M) = 1 : GOTO 420 390 400 IF Y\$ = "E" THEN A(M + 2) = 1 : A(M + 1) = 1 : GOTO 420 IF Y = "F" THEN A(M + 2) = 1 : A(M + 1) = 1 : A(M) = 1410 M = M + 4420 NEXT N 430

```
440
     REM
450
     REM
            PERFORM CRC ALGORITHM ON ARRAY A(0-47)
460
     REM
470
     FOR I = 0 TO 31 : C(I) = 1 : NEXT I
     FOR N = 0 TO 47
480
     REM LEFT CRC REGISTER BY 1
490
500 FOR I = 32 TO 1 STEP -1 : C(I) = C(I - 1) : NEXT I
510 C(0) = 0
520
     T = C(32) XOR A(N) : REM T = CONTROL BIT
     IF T < > THEN 600 : REM JUMP IF CONTROL BIT = 0
530
540
     C(1) = C(1) \text{ XOR } 1 : C(2) = C(2) \text{ XOR } 1 : C(4) = C(4) \text{ XOR } 1
     C(5) = C(5) XOR 1 : C(7) = C(7) XOR 1 : C(8) = C(8) XOR 1
550
560
     C(10) = C(10) XOR 1 : C(11) = C(11) XOR 1 : C(12) = C(12) XOR 1
570
     C(16) = C(16) XOR 1 : C(22) = C(22) XOR 1 : C(23) = C(23) XOR 1
     C(26) = C(26) XOR 1
580
590
     C(0) = 1
600
     NEXT N
     REM
610
620
     REM
             CRC COMPUTATION COMPLETE, EXTRACT HASH NUMBER FROM C(0) TO C(5)
630
     REM
640
     HH = 32^{*}C(0) + 16^{*}C(1) + 8^{*}C(2) + 4^{*}C(3) + 2^{*}C(4) + C(5)
     PRINT "THE HASH NUMBER FOR ";A$;" IS ";HH
650
660
     GOTO 160
```

| LAF<br>Reg<br>Bite | LAF<br>Loc | Destination<br>Address Accepted | oted Reg Loc Address<br>Bits |     | Destination<br>Address Accepted |
|--------------------|------------|---------------------------------|------------------------------|-----|---------------------------------|
| Set                | Dec        | (Hex)                           | Set                          | Dec | (Hex)                           |
| 0                  | 0          | 0000 0000 0085                  | 0                            | 32  | 0000 0000 0021                  |
|                    | 1          | 0000 0000 00A5                  |                              | 33  | 0000 0000 0001                  |
| L                  | 2          | 0000 0000 00E5                  | L                            | 34  | 0000 0000 0041                  |
| Α                  | 3          | 0000 0000 00C5                  | Α                            | 35  | 0000 0000 0071                  |
| F                  | 4          | 0000 0000 0045                  | F                            | 36  | 0000 0000 00E1                  |
|                    | 5          | 0000 0000 0065                  |                              | 37  | 0000 0000 00C1                  |
| 0                  | 6          | 0000 0000 0025                  | 2                            | 38  | 0000 0000 0081                  |
|                    | 7          | 0000 0000 0005                  |                              | 39  | 0000 0000 00A1                  |
|                    | 8          | 0000 0000 002B                  |                              | 40  | 0000 0000 008F                  |
|                    | 9          | 0000 0000 000B                  |                              | 41  | 0000 0000 00BF                  |
|                    | 10         | 0000 0000 004B                  |                              | 42  | 0000 0000 00EF                  |
|                    | 11         | 0000 0000 006B                  |                              | 43  | 0000 0000 00CF                  |
|                    | 12         | 0000 0000 00EB                  |                              | 44  | 0000 0000 004F                  |
|                    | 13         | 0000 0000 00CB                  |                              | 45  | 0000 0000 006F                  |
|                    | 14         | 0000 0000 008B                  |                              | 46  | 0000 0000 002F                  |
| 15                 | 15         | 0000 0000 00BB                  | 15                           | 47  | 0000 0000 000F                  |
| 0                  | 16         | 0000 0000 00C7                  | 0                            | 48  | 0000 0000 0063                  |
|                    | 17         | 0000 0000 00E7                  |                              | 49  | 0000 0000 0043                  |
|                    | 18         | 0000 0000 00A7                  |                              | 50  | 0000 0000 0003                  |
|                    | 19         | 0000 0000 0087                  |                              | 51  | 0000 0000 0023                  |
| L                  | 20         | 0000 0000 0007                  | L                            | 52  | 0000 0000 00A3                  |
| Α                  | 21         | 0000 0000 0027                  | A                            | 53  | 0000 0000 0083                  |
| F                  | 22         | 0000 0000 0067                  | F                            | 54  | 0000 0000 00C3                  |
|                    | 23         | 0000 0000 0047                  |                              | 55  | 0000 0000 00E3                  |
| 1                  | 24         | 0000 0000 0069                  | 3                            | 56  | 0000 0000 00CD                  |
|                    | 25         | 0000 0000 0049                  |                              | 57  | 0000 0000 00ED                  |
|                    | 26         | 0000 0000 0009                  |                              | 58  | 0000 0000 00AD                  |
|                    | 27         | 0000 0000 0029                  |                              | 59  | 0000 0000 008D                  |
|                    | 28         | 0000 0000 00A9                  |                              | 60  | 0000 0000 000D                  |
|                    | 29         | 0000 0000 0089                  |                              | 61  | 0000 0000 002D                  |
|                    | 30         | 0000 0000 00C9                  |                              | 62  | 0000 0000 006D                  |
| 15                 | 31         | 0000 0000 00E9                  | 15                           | 63  | 0000 0000 004D                  |

#### MAPPING OF LOGICAL ADDRESS TO FILTER MASK


N = Max. number of times to repeat the test.

# Appendix C

# **External Loopback Test Procedure**

Due to the problem of Silo Pointer Mis-alignment in the LANCE's External Loopback, the following gives the terminology used and procedures recommended for performing the External Loopback Test.

# **Terminology:**

#### LANCE Hard Errors:

These can be caused by External Loopback Silo Pointer Mis-alignment (false Hard Error), or they can be real Hard Errors in the network that the software can correct. Examples of real Hard Errors are: LCAR, RTRY, CRC, FRAM, BABL, MISS,OFLO, BUFF.

### LANCE Soft Error:

This is a real error. It is not a result of External Loopback Silo Pointer Mis-alignment, and the software must correct. The Soft Error is: CERR.

#### System Hard Errors:

These errors signal a hardware failure in the system. Examples for this type of error are: MERR, UFLO. These are not caused by External Loopback Silo Pointer Mis-alignment.

# **Testing Procedure:**

When a LANCE Hard Error occurs and the source cannot be determined, repeat the External Loopback Test until it passes; or until a real Hard Error, a Soft Error, or a System Hard Error is found; or until it has continuously failed for a predetermined number of times (N). The error in the last attempt is then logged. If a Soft error, or System Hard Error occurs, an error handling routine will take the proper action and the error is logged.

# ADVANCED MICRO

DEVICES, INC. 901 Thompson Place P.O. Box 3453 Sunnyvale, California 94088-3453 (408) 732-2400 TWX: 910-339-9280 TELEX: 34-6306 TOLL-FREE (800) 538-8450

> APPLICATIONS HOTLINE (800) 222-9323 (408) 749-5703

> > Printed in USA

06363C