# VT82C586B # PIPC PCI Integrated Peripheral Controller PC97 Compliant PCI-to-ISA Bridge with ACPI, Distributed DMA, Plug and Play, Master Mode PCI-IDE Controller with UltraDMA-33 USB Controller, Keyboard Controller, and RTC Revision 1.0 May 13, 1997 VIA TECHNOLOGIES, INC. ### **Copyright Notice:** Copyright © 1996, 1997 VIA Technologies Incorporated. Printed in the United States. ALL RIGHTS RESERVED. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise without the prior written permission of VIA Technologies Incorporated. The VT82C586, VT82C586A, and VT82C586B may only be used to identify products of VIA Technologies. is a registered trademark of VIA Technologies, Incorporated. PS/2<sup>TM</sup> is a registered trademark of International Business Machines Corp. Pentium-Pro<sup>TM</sup>, GTL+<sup>TM</sup> and APIC<sup>TM</sup> are registered trademarks of Intel Corp. Windows 95<sup>TM</sup> and Plug and Play<sup>TM</sup> are registered trademarks of Microsoft Corp. PCI<sup>TM</sup> is a registered trademark of the PCI Special Interest Group. VESA<sup>TM</sup> is a trademark of the Video Electronics Standards Association. All trademarks are the properties of their respective owners. #### **Disclaimer Notice:** No license is granted, implied or otherwise, under any patent or patent rights of VIA Technologies. VIA Technologies makes no warranties, implied or otherwise, in regard to this document and to the products described in this document. The information provided by this document is believed to be accurate and reliable to the publication date of this document. However, VIA Technologies assumes no responsibility for any errors in this document. Furthermore, VIA Technologies assumes no responsibility for the use or misuse of the information in this document and for any patent infringements that may arise from the use of this document. The information and product specifications within this document are subject to change at any time, without notice and without obligation to notify any person of such change. #### Offices: **USA Office:** 5020 Brandin Court Fremont, CA 94538 USA Tel: (510) 683-3300 Fax: (510) 683-3301 Taipei Office: 8th Floor, No. 533 Chung-Cheng Road, Hsin-Tien Taipei. Taiwan ROC Tel: (886-2) 218-5452 Fax: (886-2) 218-5453 #### **Online Services:** Home Page: http://www.via.com.tw/ FTP Server: ftp.via.com.tw BBS: 886-2-2185208 # **REVISION HISTORY** | Document Release | Date | Revision | Initials | | |------------------|-----------|---------------------------------------------------------------------------------------------|----------|--| | Revision 0.1 | 10/13/96 | Initial release for 586A | | | | Revision 0.5 | 12/23/96 | Update to reflect 586B: | DH | | | | | • Updated pin definitions: | | | | | reprinted | Pins 18,31,33,58,60,131,133 (removed EXTSMI2-7 & DACEN) | | | | | 1/8/97 | Pins 77-78,80-83,85-86 (added GPI8-15 and GPO8-15) | | | | | to fix | Pins 94,87-88,92,136 (changed to GPIO0-4 and added alternate functions) | | | | | Acrobat | Pins 90,106,137 (added MIRQ0, MIRQ1, and MIRQ2 functions) | | | | | PDF file | Pins 91,93,103,107 (changed to PWRBTN#, RI#, VDD-5VSB, PWRON) | | | | | size | Pins 113-114,116-119,121-122 (added GPI, GPO, and EXTSMI functions) | | | | | problem | Fixed doc error DACK0-7 pin names changed to active low (DACK0-7#) | | | | | | Removed options: IRQ12 (pin 137), strap (pin 48), RTCAS (pin 94) | | | | | | <u>Updated register definitions</u> | | | | | | Removed VIA-specific port A8/A9 registers | | | | | | Updated function 0 Rx5-4[3], Rx7-6[13], Rx41[0-4,6-7], Rx42[4-7], Rx44, | | | | Incorrect | | Rx46[2-4], Rx47[3], Rx48[3], Rx4A[4-6], Removed Rx50 (MDRQ) | | | | Change | | Rx55[7-4] change PIRQD# to MIRQ1, Rx56 swap A/B, Rx57 swap C/D | | | | Change | | Added 58-5B for PnP, XD, KBC/RTC config; added 60-6F for DDMA ctrl | | | | | | Removed power mgmt regs 80-94 & added function 3 ACPI Power Mgmt | | | | | | • <u>Straps</u> : moved 95-96 to 5A, allow RW after powerup, removed strap XD3 | | | | | | • Expanded CMOS RAM: added ports 72-75 & table 5 CMOS Reg Summary | | | | | | Added Power Management Subsystem Overview | | | | | | • Incorporated App Note #53 APM-Compliant Pwr Mgmt Model of 82C586A | | | | | | Added AC Timing Section with IDE Interface Timing Diagrams & Specs | | | | Revision 1.0 | 5/13/97 | • Overview Changes: Added System Block Diagram | DH | | | | | • Pin Function Changes: | | | | | | Pin 90 added alternate function "POS" output (3040F and 3041 silicon) | | | | | | Pin 106 added alternate function "IRQ8#" input (3040F and 3041 silicon) | | | | | | Pin 137 added alternate function "SDDIR" output (3041 only silicon) | | | | | | • Register Definition Changes: | | | | | | Fixed typos: Port 75 note, Fn0 Rx48[3], Rx55-57[7:0]; Fn1 Rx4[7]; Fn2 | | | | | | Rx3C-3D; Fn3 Rx26[9], Rx2F, Rx62-63, Table 7 | | | | | | Added missing register: Function 0 Rx59[3] MIRQ Pin Config Register | | | | | | Function 0 PCI-to-ISA Bridge (3041 only silicon) Rx08[7:0] (changed) Revision Code Register | | | | | | Rx2C[31:0] (new) Subsystem ID Register (read) | | | | | | Rx41[0] (changed) ISA Test Mode Register | | | | | | Rx46[7:5] and Rx48[5:4] (new) Misc Control Registers 1 and 3 | | | | | | Rx5C[0] (new) DMA Control Register | | | | | | Rx70[31:0] (new) Subsystem ID Register (write) | | | | | | Function 1 IDE Controller (3041 only silicon) | | | | | | Rx43[7] (new) FIFO Configuration Register | | | | | | Rx44[1:0] (new) Misc Control Register 1 | | | | | | Function 3 Power Management (3040F and 3041 silicon) | | | | | | Rx04[0] (moved to Rx41[7]) Command Register | | | | | | Rx08[7:0] (changed) Revision ID Register | | | | | | Rx10[4:1], Rx14 (changed) Processor Control and Processor Level 2 | | | | | | Rx20[31:0] (moved to Rx48) I/O Base Address Register | | | | | | Power Management I/O(3040F and 3041 silicon) | | | | | | Rx40[6:5] (new) GPIO Direction Control Register | | | | | | • Electrical Spec Changes: Added PCI Cycle Timing | | | | | | • Mechanical Spec Changes: Added marking specs for 3040E/F, 3041 silicon | | | ## TABLE OF CONTENTS | REVISION HISTORY | ] | |--------------------------------------------------------|----| | TABLE OF CONTENTS | | | LIST OF FIGURES | | | | | | LIST OF TABLES | IV | | OVERVIEW | 3 | | PINOUTS | 4 | | REGISTERS | 14 | | REGISTER OVERVIEW | 14 | | CONFIGURATION SPACE I/O | 20 | | REGISTER DESCRIPTIONS | 21 | | Legacy I/O Ports | 21 | | Keyboard Controller Registers | 22 | | DMA Controller I/O Registers | | | Interrupt Controller Registers | | | Timer / Counter Registers | | | CMOS / RTC Registers | | | PCI to ISA Bridge Registers (Function 0) | 27 | | PCI Configuration Space Header | | | ISA Bus Control | | | Plug and Play Control | | | Distributed DMA Control | | | Miscellaneous | | | Enhanced IDE Controller Registers (Function 1) | | | PCI Configuration Space Header | | | IDE-Controller-Specific Confiiguration Registers | | | Universal Serial Bus Controller Registers (Function 2) | | | PCI Configuration Space Header | | | USB-Specific Configuration Registers | | | USB I/O Registers | | | Power Management Registers (Function 3) | | | PCI Configuration Space Header | | | Power Management-Specific PCI Configuration Registers | | | Power Management Subsystem Overview | | | Power Management I/O-Space Registers | | | ELECTRICAL SPECIFICATIONS | 55 | | ABSOLUTE MAXIMUM RATINGS | 55 | | DC CHARACTERISTICS | 55 | | AC TIMING SPECIFICATIONS | 56 | | DACKACE MECHANICAL SDECIEICATIONS | 63 | # **LIST OF FIGURES** | FIGURE 1. PC SYSTEM CONFIGURATION USING THE VT82C586B | 3 | |-------------------------------------------------------------------------------------|------| | FIGURE 2. PIN DIAGRAM | 4 | | FIGURE 3. STRAP OPTION CIRCUIT | | | FIGURE 4. POWER MANAGEMENT SUBSYSTEM BLOCK DIAGRAM | | | FIGURE 5. ULTRADMA-33 IDE TIMING - DRIVE INITIATING DMA BURST FOR READ COMMAND | | | FIGURE 6. ULTRADMA-33 IDE TIMING - DRIVE INITIATING BURST FOR WRITE COMMAND | | | FIGURE 7. ULTRADMA-33 IDE TIMING - PAUSING A DMA BURST | | | FIGURE 8. ULTRADMA-33 IDE TIMING - DRIVE TERMINATING DMA BURST DURING READ COMMAND | | | FIGURE 9. ULTRADMA-33 IDE TIMING - DRIVE TERMINATING DMA BURST DURING WRITE COMMAND | | | FIGURE 10. ULTRADMA-33 IDE TIMING - HOST TERMINATING DMA BURST DURING READ COMMAND | | | FIGURE 11. ULTRADMA-33 IDE TIMING - HOST TERMINATING DMA BURST DURING WRITE COMMAND | ) 61 | | FIGURE 12. ULTRADMA-33 IDE TIMING - PIO CYCLE | 62 | | FIGURE 13. MECHANICAL SPECIFICATIONS - 208-PIN PLASTIC FLAT PACKAGE | | ## LIST OF TABLES | TABLE 1. | PIN DESCRIPTIONS | . 5 | |----------|-----------------------------------------------------------|-----| | TABLE 2. | SYSTEM I/O MAP | 14 | | | REGISTERS. | | | | KEYBOARD CONTROLLER COMMAND CODES | | | TABLE 5. | CMOS REGISTER SUMMARY | 26 | | | SCI/SMI/RESUME CONTROL FOR PM EVENTS | | | | SUSPEND RESUME EVENTS AND CONDITIONS | | | | AC CHARACTERISTICS - PCI CYCLE TIMING | | | | AC CHARACTERISTICS - ULTRADMA-33 IDE BUS INTERFACE TIMING | | # VT82C586B PIPC PCI INTEGRATED PERIPHERAL CONTROLLER # PC97 COMPLIANT PCI-TO-ISA BRIDGE WITH ACPI, DISTRIBUTED DMA, PLUG AND PLAY, MASTER MODE PCI IDE CONTROLLER WITH ULTRADMA-33, USB CONTROLLER, KEYBOARD CONTROLLER, AND REAL TIME CLOCK #### PC97 Compliant PCI to ISA Bridge - Integrated ISA Bus Controller with integrated DMA, timer, and interrupt controller - Integrated Keyboard Controller with PS2 mouse support - Integrated DS12885-style Real Time Clock with extended 256 byte CMOS RAM and Day/Month Alarm for ACPI - Integrated USB Controller with root hub and two function ports - Integrated master mode enhanced IDE controller with enhanced PCI bus commands and UltraDMA-33 extensions - PCI-2.1 compliant with delay transaction - Eight double-word line buffer between PCI and ISA bus - One level of PCI to ISA post-write buffer - Supports type F DMA transfers - Distributed DMA support for ISA legacy DMA across the PCI bus - Fast reset and Gate A20 operation - Edge trigger or level sensitive interrupt - Flash EPROM, 2MB EPROM and combined BIOS support - Programmable ISA bus clock - Supports external IOAPIC interface for symmetrical multiprocessor configurations #### Inter-operable with VIA and other Host-to-PCI Bridges - Combine with VT82C585VPX/587VP for a complete 75MHz 6x86 / PCI / ISA system (Apollo VPX) - Combine with VT82C595 for a complete Pentium / PCI / ISA system (Apollo VP2) - Combine with VT82C685/687 for a complete Pentium-Pro /PCI / ISA system (Apollo P6) - Combine with VIA Apollo-AGP and Apollo Pro chipsets for new high-performance / enhanced-functionality systems - Inter-operable with other Intel or non-Intel Host-to-PCI bridges for a complete PC97 compliant PCI/ISA system #### Enhanced Master Mode PCI IDE Controller with Extension to UltraDMA-33 - Dual channel master mode PCI supporting four Enhanced IDE devices - Transfer rate up to 33MB/sec to cover PIO mode 4, multi-word DMA mode 2 drives, and UltraDMA-33 interface - Sixteen levels (doublewords) of prefetch and write buffers - Interlaced commands between two channels - Bus master programming interface for SFF-8038i rev.1.0 and Windows-95 compliant - Full scatter gather capability - Support ATAPI compliant devices including DVD devices - Support PCI native and ATA compatibility modes - Complete software driver support #### • Universal Serial Bus Controller - USB v.1.0 and Intel Universal HCI v.1.1 compatible - Eighteen level (doublewords) data FIFO with full scatter and gather capability - Root hub and two function ports - Integrated physical layer transceivers with over-current detection status on USB inputs - Legacy keyboard and PS/2 mouse support #### • Sophisticated PC97-Compatible Power Management - Supports both ACPI (Advanced Configuration and Power Interface) and legacy (APM) power management - ACPI v1.0 Compliant (all required features plus extensions for most efficient desktop power management) - APM v1.2 Compliant - Supports soft-off (suspend to disk) and power-on suspend with hardware automatic wake-up - One idle timer, one peripheral timer and one general purpose timer, plus 24/32-bit ACPI compliant timer - Dedicated input pin for external modem ring indicator for system wake-up - Enhanced integrated real time clock (RTC) with date alarm, month alarm, and century field - Normal, doze, sleep, suspend and conserve modes - System event monitoring with two event classes - Five multi-purpose I/O pins plus support for up to 16 general purpose input ports and 16 output ports - I<sup>2</sup>C serial bus support for JEDEC-compatible DIMM identification and on-board-device power control - Seven external event input ports with programmable SMI condition - Primary and secondary interrupt differentiation for individual channels - Clock throttling control - Multiple internal and external SMI sources for flexible power management models #### Plug and Play Controller - PCI interrupts steerable to any interrupt channel - Three steerable interrupt channels for on-board plug and play devices - Microsoft Windows 95<sup>TM</sup> and plug and play BIOS compliant #### Pin-compatible upgrade from VT82C586 and VT82C586A for existing designs - Built-in Nand-tree pin scan test capability - 0.5um mixed voltage, high speed and low power CMOS process - Single chip 208 pin PQFP #### **OVERVIEW** The VT82C586B PIPC (PCI Integrated Peripheral Controller) is a high integration, high performance and high compatibility device that supports Intel and non-Intel based processor to PCI bus bridge functionality to make a complete Microsoft PC97-compliant PCI/ISA system. In addition to complete ISA extension bus functionality, the VT82C586B includes standard intelligent peripheral controllers: - a) Master mode enhanced IDE controller with dual channel DMA engine and interlaced dual channel commands. Dedicated FIFO coupled with scatter and gather master mode operation allows high performance transfers between PCI and IDE devices. In addition to standard PIO and DMA mode operation, the VT82C586B also supports the emerging UltraDMA-33 standard to allow reliable data transfer rates up to 33MB/sec throughput. The IDE controller is SFF-8038i v1.0 and Microsoft Windows-95 compliant. - b) Universal Serial Bus controller that is USB v1.0 and Universal HCI v1.1 compliant. The VT82C586B includes the root hub with two function ports with integrated physical layer transceivers. The USB controller allows hot plug and play and isochronous peripherals to be inserted into the system with universal driver support. The controller also implements legacy keyboard and mouse support so that legacy software can run transparently in a non-USB-aware operating system environment. - c) Keyboard controller with PS2 mouse support. - d) Real Time Clock with 256 byte extended CMOS. In addition to the standard ISA RTC functionality, the integrated RTC also includes the date alarm and other enhancements for compatibility with the ACPI standard. - e) Notebook-class power management functionality that is compliant with ACPI and legacy APM requirements. Two types of sleep states (soft-off and power-on-suspend) are supported with hardware automatic wake-up. Additional functionality includes event monitoring, CPU clock throttling (Intel processor protocol), modular power control, hardware- and software-based event handling, general purpose IO, chip select and external SMI. - f) Distributed DMA capability for support of ISA legacy DMA over the PCI bus. - g) Plug and Play controller that allows complete steerability of all PCI interrupts to any interrupt channel. Three additional steerable interrupt channels are provided to allow plug and play and reconfigurability of on-board peripherals for Windows 95 compliance. - h) External IOAPIC support for Intel-compliant symmetrical multiprocessor systems. The VT82C586B also enhances the functionality of the standard ISA peripherals. The integrated interrupt controller supports both edge and level triggered interrupts channel by channel. The integrated DMA controller supports type F DMA in addition to standard ISA DMA modes. Compliant with the PCI-2.1 specification, the VT82C586B supports delayed transactions so that slower ISA peripherals do not block the traffic of the PCI bus. Special circuitry is built in to allow concurrent operation without causing dead lock even in a PCI-to-PCI bridge environment. The chip also includes eight levels (doublewords) of line buffers from the PCI bus to the ISA bus to further enhance overall system performance. Figure 1. PC System Configuration Using the VT82C586B #### **PINOUTS** Figure 2. Pin Diagram #### **Table 1. Pin Descriptions** | | CPU Interface | | | | | |-------------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Signal Name | Pin No. | I/O | Signal Description | | | | CPURST | 142 | О | <b>CPU Reset.</b> The VT82C586B asserts CPURST to reset the CPU during power-up. | | | | INTR | 145 | О | <b>CPU Interrupt.</b> INTR is driven by the VT82C586B to signal the CPU that an interrupt request is pending and needs service. | | | | NMI | 146 | О | <b>Non-Maskable Interrupt.</b> NMI is used to force a non-maskable interrupt to the CPU. The VT82C586B generates an NMI when either SERR# or IOCHK# is asserted. | | | | INIT | 143 | О | <b>Initialization.</b> The VT82C586B asserts INIT if it detects a shut-down special cycle on the PCI bus or if a soft reset is initiated by the register | | | | STPCLK# | 148 | О | <b>Stop Clock.</b> STPCLK# is asserted by the VT82C586B to the CPU in response to different Power-Management events. | | | | SMI# | 149 | О | <b>System Management Interrupt.</b> SMI# is asserted by the VT82C586B to the CPU in response to different Power-Management events. | | | | FERR# | 141 | О | <b>Numerical Coprocessor Error.</b> This signal is tied to the coprocessor error signal on the CPU. | | | | IGNNE# | 139 | О | <b>Ignore Numeric Error.</b> This pin is connected to the "ignore error" pin on the CPU. | | | | | PCI Bus Interface | | | | | | | |-------------|---------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Signal Name | Pin No. | I/O | Signal Description | | | | | | PCLK | 2 | I | PCI Clock. PCLK provides timing for all transactions on the PCI Bus. | | | | | | FRAME# | 181 | В | <b>Frame.</b> Assertion indicates the address phase of a PCI transfer. Negation indicates that one more data transfer is desired by the cycle initiator. | | | | | | AD[31:0] | 204-199, 196-<br>195, 192-189,<br>187-185, 183,<br>172, 170-167,<br>165-163, 161-<br>158, 155-152 | В | Address/Data Bus. The standard PCI address and data lines. The address is driven with FRAME# assertion and data is driven or received in following cycles. | | | | | | C/BE[3:0]# | 194, 182, 173,<br>162 | В | <b>Command/Byte Enable.</b> The command is driven with FRAME# assertion. Byte enables corresponding to supplied or requested data are driven on following clocks. | | | | | | IRDY# | 180 | В | Initiator Ready. Asserted when the initiator is ready for data transfer. | | | | | | TRDY# | 179 | В | Target Ready. Asserted when the target is ready for data transfer. | | | | | | STOP# | 176 | В | <b>Stop.</b> Asserted by the target to request the master to stop the current transaction. | | | | | | DEVSEL# | 178 | В | <b>Device Select.</b> The VT82C586B asserts this signal to claim PCI transactions through positive or subtractive decoding. | | | | | | PAR | 174 | В | <b>Parity.</b> A single parity bit is provided over AD[31:0] and C/BE[3:0]#. | | | | | | SERR# | 175 | I | <b>System Error.</b> SERR# can be pulsed active by any PCI device that detects a system error condition. Upon sampling SERR# active, the VT82C586B can be programmed to generate an NMI to the CPU. | | | | | | IDSEL | 193 | Ι | <b>Initialization Device Select.</b> IDSEL is used as a chip select during configuration read and write cycles. | | | | | | PIRQA-D# | 1, 207-205 | Ι | PCI Interrupt Request. These pins are typically connected to the PCI bus INTA#-INTD# pins as follows: PIRQA# PIRQB# PIRQC# PIRQD# PCI Slot 1 INTA# INTB# INTC# INTD# PCI Slot 2 INTB# INTC# INTD# INTA# PCI Slot 3 INTC# INTD# INTA# INTB# PCI Slot 4 INTD# INTA# INTB# INTC# | | | | | | PREQ# | 151 | О | PCI Request. This signal goes to the North Bridge to request the PCI bus. | | | | | | PGNT# | 150 | I | PCI Grant. This signal is driven by the North Bridge to grant PCI access to the VT82C586B. | | | | | | | ISA Bus Control | | | | | | |------------------------|-------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Signal Name | Pin No. | I/O | Signal Description | | | | | SA[15:0] /<br>DD[15:0] | 20-25, 27-28,<br>36-38, 40-44 | В | System Address Bus / IDE Data Bus | | | | | SA16 | 19 | В | System Address Bus | | | | | LA23/DCS3B#, | 63-67, 69-70 | В | Multifunction Pins | | | | | LA22/DCS1B#, | | | ISA Bus Cycles: | | | | | LA21/DCS3A#, | | | Address: The LA[23:17] address lines are bi-directional. These address lines allow | | | | | LA20/DCS1A#, | | | accesses to physical memory on the ISA bus up to 16MBytes. | | | | | LA[19:17] / | | | PCI IDE Cycles: | | | | | DA[2:0] | | | Chip Select: DCS1A# is for the ATA command register block and corresponds to CS1FX# on the primary IDE connector. DCS3A# is for the ATA command register block and corresponds to CS3FX# on the primary IDE connector. DCS1B# is for the ATA command register block and corresponds to CS17X# on the primary IDE connector. DCS3B# is for the ATA command register block and corresponds to CS37X# on the primary IDE connector. | | | | | | | | Disk Address: DA[2:0] are used to indicate which byte in either the ATA command | | | | | SD[15:8] / | 86-85, 83-80, | В | block or control block is being accessed. System Data. SD[15:8] provide the high order byte data path for devices residing on | | | | | GPI[15:8] / | 78-77 | D | the ISA bus. These pins also function as <b>General Purpose Inputs</b> 15-8 if the | | | | | GPO[15:8] | | | GPIO3_CFG bit is low (pin 92 becomes GPI_RE# for enabling external inputs onto | | | | | | | | the SD pins using an external buffer). These pins also function as <b>General Purpose Outputs</b> 15-8 if the GPIO4_CFG bit is low (pin 136 becomes GPO_WE for control | | | | | | | | of an external latch). | | | | | SBHE# | 62 | В | <b>System Byte High Enable.</b> SBHE# indicates, when asserted, that a byte is being transferred on the upper byte (SD[15:8]) of the data bus. SBHE# is negated during refresh cycles. | | | | | IOR# | 12 | В | I/O Read. IOR# is the command to an ISA I/O slave device that the slave may drive | | | | | | | | data on to the ISA data bus. | | | | | IOW# | 11 | В | I/O Write. IOW# is the command to an ISA I/O slave device that the slave may latch data from the ISA data bus. | | | | | MEMR# | 123 | В | <b>Memory Read.</b> MEMR# is the command to a memory slave that it may drive data onto the ISA data bus. | | | | | MEMW# | 124 | В | <b>Memory Write.</b> MEMW# is the command to a memory slave that it may latch data from the ISA data bus. | | | | | SMEMR# | 10 | О | Standard Memory Read. SMEMR# is the command to a memory slave, under | | | | | | | | 1MB, which indicates that it may drive data onto the ISA data bus | | | | | SMEMW# | 9 | О | <b>Standard Memory Write.</b> SMEMW# is the command to a memory slave, under 1MB, which indicates that it may latch data from the ISA data bus. | | | | | BALE | 35 | О | <b>Bus Address Latch Enable.</b> BALE is an active high signal asserted by the VT82C586B to indicate that the address (SA[19:0], LA[23:17] and the SBHE# signal) is valid | | | | | IOCS16# | 125 | I | <b>16-Bit I/O Chip Select.</b> This signal is driven by I/O devices on the ISA Bus to indicate that they support 16-bit I/O bus cycles. | | | | | MEMCS16# | 76 | I | Memory Chip Select 16. ISA slaves that are 16-bit memory devices drive this line low to indicate they support 16-bit memory bus cycles. | | | | | IOCHCK# | 5 | I | I/O Channel Check. When this signal is asserted, it indicates that a parity or an | | | | | | | - | uncorrectable error has occurred for a device or memory on the ISA Bus. | | | | | IOCHRDY | 8 | I | I/O Channel Ready. Devices on the ISA Bus negate IOCHRDY to indicate that additional time (wait states) is required to complete the cycle. | | | | | | ISA Bus Control (continued) | | | | | |----------------|-----------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Signal Name | Pin No. | I/O | Signal Description | | | | REFRESH# | 29 | В | <b>Refresh.</b> As an output REFRESH# indicates when a refresh cycle is in progress. As an input REFRESH# is driven by 16-bit ISA Bus masters to indicate refresh cycle. | | | | AEN | 15 | О | <b>Address Enable.</b> AEN is asserted during DMA cycles to prevent I/O slaves from misinterpreting DMA cycles as valid I/O cycles. | | | | IRQ15, 14, 11- | 128-129, 127- | I | Interrupt Request. The IRQ signals provide both system board components and | | | | 9, 7-3 | 126, 61, 71-75 | | ISA Bus I/O devices with a mechanism for asynchronously interrupting the CPU. | | | | DRQ7-5, 3-0 | 132, 130, 57, | I | <b>DMA Request.</b> The DRQ lines are used to request DMA services from the | | | | | 30, 7, 16, 59 | | VT82C586B's DMA controller. | | | | DACK7:5, 3-0# | 133, 131, 58, | О | <b>Acknowledge.</b> The DACK# output lines indicate a request for DMA service has | | | | | 31, 33, 18, 60 | | been granted. | | | | TC | 32 | 0 | <b>Terminal Count.</b> The VT82C586B asserts TC to DMA slaves as a terminal count | | | | | | | indicator. | | | | MASTER# | (see below) | I | ISA Master Request. (see below pin 137) | | | | SPKR / | 134 | В | Multifunction Pin | | | | Power-up Strap | | | Normal Operation: <b>Speaker Drive.</b> The SPKR signal is the output of counter 2. | | | | | | | Power-up Strapping: 0/1 = Fixed/flexible IDE I/O base | | | | | | | On Board Plug and Play | |---------------------------------------|---------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal Name | Pin No. | I/O | Signal Description | | MIRQ0 /<br>APICCS# /<br>POS (3040F) | 90 | I<br>O<br>O | Multifunction Pin (see PCI Configuration Register Function 0 Rx59[3,0]) MIRQ0. Steerable interrupt request input for on-board devices. APICCS#. Chip select for external IOAPIC chip for symmetric multiprocessor implementations. POS. Power-On Suspend Status Output (see Function 0 Rx59 bit-3). This function was introduced in rev F of the 3040 silicon and is not available in earlier chips. Rx59[3] Rx59[0] Pin Function 0 MIRQ0 (input) 0 1 APICCS# (output) 1 0 -illegal- 1 POS (output) | | MIRQ1 /<br>KEYLOCK /<br>IRQ8# (3040F) | 106 | IIII | Multifunction Pin (see PCI Configuration Register Function 0 Rx59[1] & Rx48[4])MIRQ1. Steerable interrupt request input for on-board devices.KEYLOCK. Keyboard lock input.IRQ8#. Interrupt input for external RTC. This function was introduced in revision F of the 3040 silicon and is not available in earlier chips.Rx48[4]Rx59[1]Pin Function00MIRQ1 (input)01KEYLOCK (input)10-illegal-11IRQ8# (input) (see also Rx5A[2] and table below). With this setting, Rx57[3:0] must be set to 0 (MIRQ1 routing)Rx5A[2]Rx48[4]Pin Function00External RTC - IRQ8# input on pin 104 | | | | | 0 1 External RTC - IRQ8# input on pin 106 1 x Internal RTC - IRQ8# input not required | | MIRQ2 /<br>MASTER# /<br>SDDIR (3041A) | 137 | I<br>I<br>O | Multifunction Pin (see PCI Configuration Register Function 0 Rx59[2] & Rx48[5]) MIRQ2. Steerable interrupt request input for on-board devices. MASTER#. ISA Master Request indicator. This pin also serves as the direction control for the IDE interface DD / SA transceivers (see SOE#). SDDIR. This pin may be programmed to serve as a direction control for the IDE interface DD / SA transceivers (see SOE#) separate from MASTER#. This function was introduced in revision A of the 3041 silicon and not available in earlier chips. Rx48[5] Rx59[2] Pin Function 0 0 MASTER# (input) 0 1 MIRQ2 (input) 1 0 -illegal- 1 SDDIR (output) | | | UltraDMA-33 Enhanced IDE Interface | | | | | | | |-------------------------------------|------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Signal Name | Pin No. | I/O | Signal Description | | | | | | DRDYA# /<br>DDMARDYA#<br>/ DSTROBEA | 49 | I | EIDE Mode: I/O Channel Ready A. Primary channel device ready indicator UltraDMA Mode: Device DMA Ready A. Primary channel output flow control The device may assert DDMARDY# to pause output transfers Device Strobe A. Primary channel input data strobe (both edges) The device may stop DSTROBE to pause input data transfers | | | | | | DRDYB# /<br>DDMARDYB#<br>/ DSTROBEB | 89 | I | UltraDMA Mode: I/O Channel Ready B. Secondary channel device ready Device DMA Ready B. Secondary channel output flow control The device may assert DDMARDY# to pause output transfers Device Strobe B. Secondary channel input strobe (both edges) The device may stop DSTROBE to pause input data transfers | | | | | | DIORA# /<br>HDMARDYA#<br>/ HSTROBEA | 50 | 0 | EIDE Mode: Device I/O Read A. Primary channel device read strobe UltraDMA Mode: Host DMA Ready A. Primary channel input flow control The host may assert HDMARDY# to pause input transfers Host Strobe A. Primary channel output data strobe (both edges) The host may stop HSTROBE to pause output data transfers | | | | | | DIORB# /<br>HDMARDYB#<br>/ HSTROBEB | 54 | О | EIDE Mode: Device I/O Read B. Secondary channel device read strobe UltraDMA Mode: Host DMA Ready B. Secondary channel input flow control The host may assert HDMARDY# to pause input transfers Host Strobe B. Secondary channel output strobe (both edges) The host may stop HSTROBE to pause output data transfers | | | | | | DIOWA# /<br>STOPA | 51 | 0 | EIDE Mode: Device I/O Write A. Primary channel device write strobe UltraDMA Mode: Stop A. Primary channel stop transfer: asserted by the host prior to initiation of an UltraDMA burst; negated by the host before data is transferred in an UltraDMA burst. Assertion of STOP by the host during or after data transfer in UltraDMA mode signals the termination of the burst. | | | | | | DIOWB# /<br>STOPB | 55 | O | EIDE Mode: Device I/O Write B. Secondary channel device write strobe UltraDMA Mode: Stop B. Secondary channel stop transfer: asserted by the host prior to initiation of an UltraDMA burst; negated by the host before data is transferred in an UltraDMA burst. Assertion of STOP by the host during or after data transfer in UltraDMA mode signals the termination of the burst. | | | | | | SOE# | 56 | О | <b>System Address Transceiver Output Enable.</b> This signal controls the output enables of the 245 transceivers that interface the DD[15:0] signals to SA[15:0]. The transceiver direction controls are driven by MASTER# with DD[15-0] connected to the "A" side of the transceivers and SA[15-0] connected to the "B" side. | | | | | | DDRQA | 45 | I | Device DMA Request A. Primary channel DMA request | | | | | | DDRQB | 46 | I | Device DMA Request B. Secondary channel DMA request | | | | | | DDACKA# | 47 | О | Device DMA Acknowledge A. Primary channel DMA acknowledge | | | | | | DDACKB# | 48 | О | Device DMA Acknowledge B. Secondary channel DMA acknowledge | | | | | Note: Refer to the ISA bus interface pin descriptions for remaining IDE interface pin descriptions (the IDE address, data, and drive select pins are multiplexed with the ISA bus LA and SA pins). Also, the MASTER# pin description may be found in the "On Board Plug and Play" pin group (DD / SA transceiver direction control). | XD Interface | | | | | |-----------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Signal Name | Pin No. | I/O | Signal Description | | | XD7-0, | 122 | В | Multifunction Pins | | | EXTSMI7-3#, | 121 | | X-bus Data Bus. For connection to external X-Bus devices (e.g. BIOS ROM) | | | GPI7-0, | 119 | | External SMI Inputs. External SCI/SMI ports. | | | GPO7-0, | 118 | | General Purpose Inputs. GPIO3_CFG bit low (pin 92 = GPI_RE#) | | | Power-up Straps | 117 | | General Purpose Outputs. GPIO4_CFG bit low (pin 136 = GPO_WE) | | | | 116 | | Power-up Strap Option Inputs. (see Configuration Register Offset 5Ah) | | | | 114 | | XD0: 0/1 - Disable/enable internal KBC | | | | 113 | | XD1: 0/1 - Disable/enable internal PS/2 Mouse | | | | | | XD2: 0/1 - Disable/enable internal RTC | | | | | | XD4~XD7: RP13~RP16 for internal KBC | | | XDIR | 112 | О | <b>X-Bus Data Direction.</b> XDIR is tied directly to the direction control of a 74F245 transceiver that buffers the X-Bus data and ISA-Bus data (the output enable of the | | | | | | transceiver should be grounded). SD0-7 connect to the "A" side of the transceiver | | | | | | and XD0-7 connect to the "B" side. XDIR high indicates that SD0-7 drives XD0-7. | | | ROMCS# / | 135 | О | Multifunction Pin. ROM Chip Select / Keyboard Controller Chip Select. | | | KBCS# | | | ISA memory cycle: <b>ROMCS#.</b> Chip Select to the BIOS ROM. | | | | | | ISA I/O cycle: <b>KBCS#.</b> Chip Select to the external keyboard controller. | | | | | | General Purpose I/O | |----------------------------------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal Name | Pin No. | I/O | Signal Description | | GPIO0 /<br>EXTSMI0# | 94 | В | <b>General Purpose I/O 0</b> : General Purpose I/O with external SCI/SMI capability. This pin sits on the VDD-5VSB power plane and is available even under soft-off state. | | GPIO1 /<br>EXTSMI1# /<br>I2CD1 (Clock) | 87 | В | <b>General Purpose I/O 1</b> : General Purpose I/O with external SCI/SMI capability. Can be used along with pin 88 as an I <sup>2</sup> C pair (by software convention this pin is defined as clock). | | GPIO2 /<br>EXTSMI2# /<br>I2CD2 (Data) | 88 | В | <b>General Purpose I/O 2</b> : General Purpose I/O with external SCI/SMI capability. Can be used along with pin 87 as an I <sup>2</sup> C pair (by software convention this pin is defined as data). | | GPIO3 /<br>EXTSMI3# /<br>GPI_RE# | 92 | В | Multifunction Pin (per GPIO3 Configuration Bit: Function 3 Rx40 bit-6) GPIO3 Configuration bit high: General Purpose I/O 3: General Purpose I/O with external SCI/SMI capability. GPIO3 Configuration bit low: Read Enable for General Purpose Inputs: Connects to the output enable (OE# pin) of the external 244 buffers whose data pins connect to SD15-8 and XD7-0 for GPI15-0. | | GPIO4 /<br>EXTSMI4# /<br>GPO_WE | 136 | В | Multifunction Pin (per GPIO4 Configuration Bit: Function 3 Rx40 bit-7) GPIO4 Configuration bit high: General Purpose I/O 4: General Purpose I/O with external SCI/SMI capability. GPIO4 Configuration bit low: Write Enable for General Purpose Outputs: Connects to the latch enable (LE pin) of the external 373 latches whose data pins connect to SD15-8 and XD7-0 for GPO15-0. | | Universal Serial Bus Interface | | | | |--------------------------------|---------|-----|-----------------------------------------------------------| | Signal Name | Pin No. | I/O | Signal Description | | USBDATA0+ | 95 | В | USB Port 0 Data + | | USBDATA0- | 96 | В | USB Port 0 Data - | | USBDATA1+ | 97 | В | USB Port 1 Data + | | USBDATA1- | 98 | В | USB Port 1 Data - | | USBCLK | 99 | I | USB Clock. Clock input for Universal Serial Bus interface | | | Keyboard Interface | | | | |-------------------------------|--------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Signal Name | Pin No. | I/O | Signal Description | | | KBCK /<br>KA20G | 108 | В | Multifunction Pin. Function depends on enable/disable of internal KBC. Internal KBC enabled: Keyboard Clock. Clock to keyboard interface. | | | KBDT /<br>KBRC# | 109 | В | Internal KBC disabled: Gate A20: Gate A20 output from external KBC Multifunction Pin. Function depends on enable/disable of internal KBC. Internal KBC enabled: Keyboard Data. Data to keyboard interface. Internal KBC disabled: Keyboard Reset: Reset input from external KBC. | | | MSCK / IRQ1 | 110 | В | Multifunction Pin. Function depends on enable/disable of internal KBC. PS/2 mouse enabled: Mouse Clock. Clock to PS/2 mouse interface. PS/2 mouse disabled and internal KBC disabled: Interrupt Request 1. IRQ 1 input from external KBC. | | | MSDT / IRQ12 | 111 | В | Multifunction Pin. Function depends on enable/disable of internal KBC. PS/2 mouse enabled: Mouse Data. Data to PS/2 mouse interface. PS/2 mouse disabled: Interrupt Request 12. IRQ 12 input from external KBC | | | A20M | 147 | О | A20 Mask. Direct connect A20 mask on CPU. | | | KEYLOCK /<br>MIRQ1 /<br>IRQ8# | 106 | I | <b>Keyboard Lock.</b> Keyboard lock signal for internal keyboard controller. (For reference only - see pin 106 description in "Onboard Plug and Play" section) | | | Internal Real Time Clock | | | | | | | | |--------------------------|---------|-----|---------------------------------------------------------------------------------------------------|--|--|--|--| | Signal Name | Pin No. | I/O | lignal Description | | | | | | RTCX1 /<br>IRQ8# | 104 | I | Iultifunction Pin Internal RTC enabled: RTC Crystal Input: 32.768Khz crystal or oscillator input. | | | | | | | | | Internal RTC disabled: Interrupt Request 8: IRQ8 input from external RTC | | | | | | | | | Rx5A[2] Rx48[4] Pin Function | | | | | | | | | 0 0 External RTC - IRQ8# input on pin 104 | | | | | | | | | 0 1 External RTC - IRQ8# input on pin 106 | | | | | | | | | 1 x Internal RTC - IRQ8# input not required | | | | | | RTCX2 / | 105 | О | Multifunction Pin | | | | | | RTCCS# | | | Internal RTC enabled: RTC Crystal Output: 32.768Khz crystal output | | | | | | | | | Internal RTC disabled: External RTC Chip Select | | | | | | VBAT | 102 | I | RTC Battery. Battery input for internal RTC | | | | | | Resets and Clocks | | | | | | |-------------------|----------------------------------------------------------------|---|--------------------------------------------------------------------------------------------|--|--| | Signal Name | ignal Name Pin No. I/O Signal Description | | | | | | PWRGD | 138 | I | Power Good. Connected to the POWERGOOD signal on the Power Supply. | | | | PCIRST# | 3 | О | PCI Reset. An active low reset signal for the PCI bus. The VT82C586B will | | | | | generate PCIRST# during power-up or from the control register. | | | | | | RSTDRV | 4 | О | <b>Reset Drive.</b> RSTDRV is the reset signal to the ISA bus. | | | | BCLK | 14 | О | Bus Clock. ISA bus clock. | | | | OSC | 6 | I | <b>Oscillator.</b> OSC is the 14.31818 MHz clock signal. It is used by the internal Timer. | | | | Power Management | | | | | |------------------|--------------------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Signal Name | Signal Name Pin No. I/O Signal Description | | | | | PWRBTN# | 91 | I | ower Button. Referenced to VDD-5VSB. | | | PWRON | 107 | О | Power Supply Control. Powered by VDD-5VSB. | | | RI# | 93 | I | Ring Indicator. May be connected to external modem circuitry to allow the system o be re-activated by a received phone call. Input referenced to VDD-5VSB. | | | Power and Ground | | | | | |------------------|----------------------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Signal Name | e Pin No. I/O Signal Description | | | | | VDD5 | 17, 34, 53, 79,<br>115 | P | <b>Power Supply.</b> 4.75 to 5.25V. This supply is turned on only when the mechanical switch on the power supply is turned on and the PWRON signal is conditioned high. | | | VDD-5VSB | 103 | P | wer Supply. Always available unless the mechanical switch of the power supply surned off. If the "soft-off" state is not implemented, then this pin can be needed to VDD5. | | | VDD3 | 144 | P | <b>Power Supply.</b> This pin should be connected to the same voltage as the CPU I/O circuitry. | | | VDD_PCI | 157, 171, 184,<br>198 | P | PCI Voltage. 3.3 or 5V. | | | AVDD | 100 | P | USB Differential Output Power Source | | | AGND | 101 | P | USB Differential Output Ground | | | GND | 13, 26, 39, 52, | P | Ground | | | | 68, 84, 120, | | | | | | 140, 156, 166, | | | | | | 177, 188, 197, | | | | | | 208 | | | | #### REGISTERS #### **Register Overview** The following tables summarize the configuration and I/O registers of the VT82C586B. These tables also document the power-on default value ("Default") and access type ("Acc") for each register. Access type definitions used are RW (Read/Write), RO (Read/Only), "-" for reserved / used (essentially the same as RO), and RWC (or just WC) (Read / Write 1's to Clear individual bits). Registers indicated as RW may have some read/only bits that always read back a fixed value (usually 0 if unused); registers designated as RWC or WC may have some read-only or read write bits (see individual register descriptions for details). Detailed register descriptions are provided in the following section of this document. All offset and default values are shown in hexadecimal unless otherwise indicated Table 2. System I/O Map | <b>Port</b> | <b>Function</b> | Actual Port Decoding | |----------------------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------| | 00-1F | Master DMA Controller | 0000 0000 000x nnnn | | 20-3F | Master Interrupt Controller | 0000 0000 001x xxxn | | 40-5F | Timer / Counter | 0000 0000 010x xxnn | | 60-6F<br>(60h)<br>(61h)<br>(64h) | Keyboard Controller<br>KBC Data<br>Misc Functions & Spkr Ctrl<br>KBC Command / Status | 0000 0000 0110 xnxn<br>0000 0000 0110 x0x0<br>0000 0000 0110 xxx1<br>0000 0000 | | 70-77<br>78-7F | RTC/CMOS/NMI-Disable -available for system use- | 0000 0000 0111 0nnn<br>0000 0000 0111 1xxx | | 80<br>81-8F | -reserved- (debug port)<br>DMA Page Registers | 0000 0000 1000 0000<br>0000 0000 1000 nnnn | | 90-91<br>92<br>93-9F | -available for system use-<br>System Control<br>-available for system use- | 0000 0000 1001 000x<br>0000 0000 1001 0010<br>0000 0000 | | A0-BF | Slave Interrupt Controller | 0000 0000 101x xxxn | | C0-DF | Slave DMA Controller | 0000 0000 110n nnnx | | E0-FF | -available for system use- | 0000 0000 111x xxxx | | 100-CF7 | -available for system use- | | | CF8-CFB<br>CFC-CFF | PCI Configuration Address<br>PCI Configuration Data | 0000 1100 1111 10xx<br>0000 1100 1111 11xx | | D00-FFFF | -available for system use- | | #### Table 3. Registers #### Legacy I/O Registers | Port | Master DMA Controller Registers | Default | <u>Acc</u> | |------|----------------------------------|---------|------------| | 00 | Channel 0 Base & Current Address | | RW | | 01 | Channel 0 Base & Current Count | | RW | | 02 | Channel 1 Base & Current Address | | RW | | 03 | Channel 1 Base & Current Count | | RW | | 04 | Channel 2 Base & Current Address | | RW | | 05 | Channel 2 Base & Current Count | | RW | | 06 | Channel 3 Base & Current Address | | RW | | 07 | Channel 3 Base & Current Count | | RW | | 08 | Status / Command | | RW | | 09 | Write Request | | wo | | 0A | Write Single Mask | | wo | | 0B | Write Mode | | WO | | 0C | Clear Byte Pointer FF | | WO | | 0D | Master Clear | | wo | | 0E | Clear Mask | | wo | | 0F | Read / Write Mask | | RW | | <b>Port</b> | Master Interrupt Controller Regs | <b>Default</b> | Acc | |-------------|----------------------------------|----------------|------------------------| | 20 | Master Interrupt Control | _ | * | | 21 | Master Interrupt Mask | _ | * | | 20 | Master Interrupt Control Shadow | _ | $\mathbf{R}\mathbf{W}$ | | 21 | Master Interrupt Mask Shadow | _ | RW | <sup>\*</sup> RW if shadow registers are disabled | <u>Port</u> | Timer/Counter Registers | <u>Default</u> | Acc | |-------------|-------------------------|----------------|-----| | 40 | Timer / Counter 0 Count | | RW | | 41 | Timer / Counter 1 Count | | RW | | 42 | Timer / Counter 2 Count | | RW | | 43 | Timer / Counter Control | | WO | | <b>Port</b> | Keyboard Controller Registers | <b>Default</b> | Acc | |-------------|----------------------------------|----------------|-----| | 60 | Keyboard Controller Data | | RW | | 61 | Misc Functions & Speaker Control | | RW | | 64 | Keyboard Ctrlr Command / Status | | RW | | Port | CMOS / RTC / NMI Registers | <u>Default</u> | Acc | |------|--------------------------------|----------------|-----| | 70 | CMOS Memory Address & NMI Disa | | wo | | 71 | CMOS Memory Data (128 bytes) | | RW | | 72 | CMOS Memory Address | | RW | | 73 | CMOS Memory Data (256 bytes) | | RW | | 74 | CMOS Memory Address | | RW | | 75 | CMOS Memory Data (256 bytes) | | RW | NMI Disable is port 70h (CMOS Memory Address) bit-7. RTC control occurs via specific CMOS data locations (0-0Dh). Ports 72-73 may be used to access all 256 locations of CMOS. Ports 74-75 may be used to access CMOS if the internal RTC is disabled. | Port | DMA Page Registers | Default | Acc | |------|--------------------------|---------|-----| | 87 | DMA Page - DMA Channel 0 | | RW | | 83 | DMA Page - DMA Channel 1 | | RW | | 81 | DMA Page - DMA Channel 2 | | RW | | 82 | DMA Page - DMA Channel 3 | | RW | | 8F | DMA Page - DMA Channel 4 | | RW | | 8B | DMA Page - DMA Channel 5 | | RW | | 89 | DMA Page - DMA Channel 6 | | RW | | 8A | DMA Page - DMA Channel 7 | | RW | | <u>Port</u> | System Control Registers | <u>Default</u> | Acc | |-------------|--------------------------|----------------|-----| | 92 | System Control | | RW | | <b>Port</b> | Slave Interrupt Controller Regs | Default | Acc | |-------------|---------------------------------|---------|-----| | A0 | Slave Interrupt Control | _ | * | | A1 | Slave Interrupt Mask | _ | * | | A0 | Slave Interrupt Control Shadow | _ | RW | | A1 | Slave Interrupt Mask Shadow | _ | RW | <sup>\*</sup> RW accessible if shadow registers are disabled | Port | Slave DMA Controller Registers | Default | Acc | |------|----------------------------------|---------|-----| | C0 | Channel 0 Base & Current Address | | RW | | C2 | Channel 0 Base & Current Count | | RW | | C4 | Channel 1 Base & Current Address | | RW | | C6 | Channel 1 Base & Current Count | | RW | | C8 | Channel 2 Base & Current Address | | RW | | CA | Channel 2 Base & Current Count | | RW | | CC | Channel 3 Base & Current Address | | RW | | CE | Channel 3 Base & Current Count | | RW | | D0 | Status / Command | | RW | | D2 | Write Request | | wo | | D4 | Write Single Mask | | wo | | D6 | Write Mode | | wo | | D8 | Clear Byte Pointer FF | | wo | | DA | Master Clear | | wo | | DC | Clear Mask | | WO | | DE | Read / Write Mask | | RW | #### PCI Function 0 Registers - PCI-to-ISA Bridge #### **Configuration Space PCI-to-ISA Bridge Header Registers** | <b>Offset</b> | PCI Configuration Space Header | <b>Default</b> | Acc | |---------------|-------------------------------------|----------------|-----| | 1-0 | Vendor ID | 1106 | RO | | 3-2 | Device ID | 0586 | RO | | 5-4 | Command | 000F | RW | | 7-6 | Status | 0200 | WC | | 8 | Revision ID | nn | RO | | 9 | Programming Interface | 00 | RO | | A | Sub Class Code | 01 | RO | | В | Base Class Code | 06 | RO | | С | -reserved- (cache line size) | 00 | | | D | -reserved- (latency timer) | 00 | _ | | Е | Header Type | 80 | RO | | F | Built In Self Test (BIST) | 00 | RO | | 10-27 | -reserved- (base address registers) | 00 | | | 28-2B | -reserved- (unassigned) | 00 | | | 2F-2C | Subsystem ID Read | 00 | RO | | 30-33 | -reserved- (expan. ROM base addr) | 00 | | | 34-3B | -reserved- (unassigned) | 00 | _ | | 3C | -reserved- (interrupt line) | 00 | | | 3D | -reserved- (interrupt pin) | 00 | | | 3E | -reserved- (min gnt) | 00 | _ | | 3F | -reserved- (max lat) | 00 | _ | #### **Configuration Space PCI-to-ISA Bridge-Specific Registers** | <b>Offset</b> | ISA Bus Control | <u>Default</u> | Acc | |---------------|-----------------------------------|----------------|-----| | 40 | ISA Bus Control | 00 | RW | | 41 | ISA Test Mode | 00 | RW | | 42 | ISA Clock Control | 00 | RW | | 43 | ROM Decode Control | 00 | RW | | 44 | Keyboard Controller Control | 00 | RW | | 45 | Type F DMA Control | 00 | RW | | 46 | Miscellaneous Control 1 | 00 | RW | | 47 | Miscellaneous Control 2 | 00 | RW | | 48 | Miscellaneous Control 3 | 01 | RW | | 49 | -reserved- | 00 | _ | | 4A | IDE Interrupt Routing | 04 | RW | | 4B | -reserved- | 00 | _ | | 4C | DMA / Master Mem Access Control 1 | 00 | RW | | 4D | DMA / Master Mem Access Control 2 | 00 | RW | | 4F-4E | DMA / Master Mem Access Control 3 | 0300 | RW | | <b>Offset</b> | Plug and Play Control | <u>Default</u> | Acc | |---------------|----------------------------------|----------------|-----| | 50 | -reserved- (do not program) | 24 | RW | | 51-53 | -reserved- | 00 | _ | | 54 | PCI IRQ Edge / Level Selection | 00 | RW | | 55 | PnP Routing for External MIRQ0-1 | 00 | RW | | 56 | PnP Routing for PCI INTB-A | 00 | RW | | 57 | PnP Routing for PCI INTD-C | 00 | RW | | 58 | PnP Routing for External MIRQ2 | 00 | RW | | 59 | MIRQ Pin Configuration | 04 | RW | | 5A | XD Power-On Strap Options | † | RW | | 5B | Internal RTC Test Mode | 00 | RW | | 5C | DMA Control | 00 | RW | | 5F-5D | -reserved- | 00 | | <sup>†</sup> Power-up default value depends on external strapping | Offset | Distributed DMA | <u>Default</u> | Acc | |--------|---------------------------------|----------------|-----| | 61-60 | Channel 0 Base Address / Enable | 0000 | RW | | 63-62 | Channel 1 Base Address / Enable | 0000 | RW | | 65-64 | Channel 2 Base Address / Enable | 0000 | RW | | 67-66 | Channel 3 Base Address / Enable | 0000 | RW | | 69-68 | -reserved- | 0000 | _ | | 6B-6A | Channel 5 Base Address / Enable | 0000 | RW | | 6D-6C | Channel 6 Base Address / Enable | 0000 | RW | | 6F-6E | Channel 7 Base Address / Enable | 0000 | RW | | <b>Offset</b> | <u>Miscellaneous</u> | <u>Default</u> | Acc | |---------------|----------------------|----------------|-----| | 70 | Subsystem ID Write | 00 | WO | | 71-7F | -reserved- | 00 | _ | #### PCI Function 1 Registers - IDE Controller #### **Configuration Space IDE Header Registers** | <u>Offset</u> | PCI Configuration Space Header | <u>Default</u> | Acc | |---------------|-------------------------------------|----------------|-----| | 1-0 | Vendor ID | 1106 | RO | | 3-2 | Device ID | 0571 | RO | | 5-4 | Command | 0080 | RO | | 7-6 | Status | 0280 | RW | | 8 | Revision ID | nn | RO | | 9 | Programming Interface | 85 | RW | | A | Sub Class Code | 01 | RO | | В | Base Class Code | 01 | RO | | C | -reserved- (cache line size) | 00 | | | D | Latency Timer | 00 | RW | | Е | Header Type | 00 | RO | | F | Built In Self Test (BIST) | 00 | RO | | 13-10 | Base Address - Pri Data / Command | 000001F0 | RO | | 17-14 | Base Address - Pri Control / Status | 000003F4 | RO | | 1B-18 | Base Address - Sec Data / Command | 00000170 | RO | | 1F-1C | Base Address - Sec Control / Status | 00000374 | RO | | 23-20 | Base Address - Bus Master Control | 0000CC01 | RW | | 24-2F | -reserved- (unassigned) | 00 | _ | | 30-33 | -reserved- (expan ROM base addr) | 00 | _ | | 34-3B | -reserved- (unassigned) | 00 | _ | | 3C | Interrupt Line | 0E | RW | | 3D | Interrupt Pin | 00 | RO | | 3E | Minimum Grant | 00 | RO | | 3F | Maximum Latency | 00 | RO | | | | | | #### **Configuration Space IDE-Specific Registers** | <b>Offset</b> | <b>Configuration Space IDE Registers</b> | <u>Default</u> | Acc | |---------------|------------------------------------------|----------------|------------------------| | 40 | Chip Enable | 08 | RW | | 41 | IDE Configuration | 02 | RW | | 42 | -reserved- (do not program) | 09 | $\mathbf{R}\mathbf{W}$ | | 43 | FIFO Configuration | 3A | RW | | 44 | Miscellaneous Control 1 | 68 | RW | | 45 | Miscellaneous Control 2 | 00 | RW | | 46 | Miscellaneous Control 3 | C0 | RW | | 4B-48 | Drive Timing Control | A8A8A8A8 | RW | | 4C | Address Setup Time | FF | RW | | 4D | -reserved- (do not program) | 00 | RW | | 4E | Sec Non-1F0 Port Access Timing | FF | RW | | 4F | Pri Non-1F0 Port Access Timing | FF | RW | | 53-50 | UltraDMA33 Extd Timing Control | 03030303 | RW | | 54-5F | -reserved- | 00 | | | 61-60 | Primary Sector Size | 0200 | RW | | 62-67 | -reserved- | 00 | | | 69-68 | Secondary Sector Size | 0200 | RW | | 70-FF | -reserved- | 00 | _ | #### **I/O Registers - IDE Controller** These registers are compliant with the SFF 8038 v1.0 standard. Refer to that specification for additional information. | Offset | IDE I/O Registers | <u>Default</u> | Acc | |--------|----------------------------------|----------------|-----| | 0 | Primary Channel Command | 00 | RW | | 1 | -reserved- | 00 | _ | | 2 | Primary Channel Status | 00 | WC | | 3 | -reserved- | 00 | _ | | 4-7 | Primary Channel PRD Table Addr | 00 | RW | | 8 | Secondary Channel Command | 00 | RW | | 9 | -reserved- | 00 | | | A | Secondary Channel Status | 00 | WC | | В | -reserved- | 00 | _ | | C-F | Secondary Channel PRD Table Addr | 00 | RW | #### PCI Function 2 Registers - USB Controller #### **Configuration Space USB Header Registers** | <b>Offset</b> | PCI Configuration Space Header | <u>Default</u> | Acc | |---------------|--------------------------------|----------------|------------------------| | 1-0 | Vendor ID | 1106 | RO | | 3-2 | Device ID | 3038 | RO | | 5-4 | Command | 0000 | $\mathbf{R}\mathbf{W}$ | | 7-6 | Status | 0200 | WC | | 8 | Revision ID | nn | RO | | 9 | Programming Interface | 00 | RO | | A | Sub Class Code | 03 | RO | | В | Base Class Code | 0C | RO | | C | Cache Line Size | 00 | RO | | D | Latency Timer | 16 | $\mathbf{RW}$ | | Е | Header Type | 00 | RO | | F | BIST | 00 | RO | | 10-1F | -reserved- | 00 | | | 23-20 | Base Address | 00000301 | $\mathbf{R}\mathbf{W}$ | | 24-3B | -reserved- | 00 | | | 3C | Interrupt Line | 00 | RW | | 3D | Interrupt Pin | 04 | RO | | 3E-3F | -reserved- | 00 | | #### **Configuration Space USB-Specific Registers** | <b>Offset</b> | USB Control | <u>Default</u> | Acc | |---------------|----------------------------------------|----------------|------------------------| | 40 | Miscellaneous Control 1 | 00 | RW | | 41 | Miscellaneous Control 2 | 00 | RW | | 42-43 | -reserved- | 00 | RO | | 44-45 | -reserved- (test only, do not program) | | $\mathbf{R}\mathbf{W}$ | | 46-47 | -reserved- (test) | | RO | | 48-5F | -reserved- | 00 | _ | | 60 | Serial Bus Release Number | 10 | RO | | 61-BF | -reserved- | 00 | _ | | C1-C0 | Legacy Support | 2000 | RW | | C2-FF | -reserved- | 00 | _ | #### **I/O Registers - USB Controller** | <b>Offset</b> | USB I/O Registers | <u>Default</u> | Acc | |---------------|-------------------------|----------------|-----| | 1-0 | USB Command | 0000 | RW | | 3-2 | USB Status | 0000 | WC | | 5-4 | USB Interrupt Enable | 0000 | RW | | 7-6 | Frame Number | 0000 | RW | | B-8 | Frame List Base Address | 00000000 | RW | | C | Start Of Frame Modify | 40 | RW | | 11-10 | Port 1 Status / Control | 0080 | WC | | 13-12 | Port 2 Status / Control | 0080 | WC | #### PCI Function 3 Registers - Power Management #### **Configuration Space Power Management Header Registers** | Offset | PCI Configuration Space Header | <u>Default</u> | Acc | |--------|--------------------------------|----------------|-----| | 1-0 | Vendor ID | 1106 | RO | | 3-2 | Device ID | 3040 | RO | | 5-4 | Command | 0000 | RO | | 7-6 | Status | 0280 | WC | | 8 | Revision ID | nn | RO | | 9 | Programming Interface | 00‡ | RO | | A | Sub Class Code | 00‡ | RO | | В | Base Class Code | 00‡ | RO | | C | Cache Line Size | 00 | RO | | D | Latency Timer | 00 | RO | | Е | Header Type | 00 | RO | | F | BIST | 00 | RO | | 10-3F | -reserved- | 00 | _ | <sup>†</sup> The default values for these registers may be changed by writing to offsets 61-63h (see below). #### **Configuration Space Power Management-Specific Registers** | <b>Offset</b> | Power Management | <u>Default</u> | Acc | |---------------|---------------------------------------|----------------|-----| | 40 | Pin Configuration | 00 | RW | | 41 | General Configuration | 00 | RW | | 42 | SCI Interrupt Configuration | 00 | RW | | 43 | -reserved- | 00 | | | 45-44 | Primary Interrupt Channel | 0000 | RW | | 47-46 | Secondary Interrupt Channel | 0000 | RW | | 4B-48 | I/O Base Address (256 Bytes) | 0000 0001 | RW | | 4F-4C | -reserved- | 00 | | | 53-50 | GP Timer Control | 0000 0000 | RW | | 54-60 | -reserved- | 00 | _ | | 61 | Write value for Offset 9 (Prog Intfc) | 00 | WO | | 62 | Write value for Offset A (Sub Class) | 00 | WO | | 63 | Write value for Offset B (Base Class) | 00 | wo | | 64-FF | -reserved- | 00 | _ | #### **I/O Space Power Management- Registers** | Offset Basic Control / Status Registers Default Acc 1-0 Power Management Status 0000 WC 3-2 Power Management Enable 0000 RW 5-4 Power Management Control 000 — B-8 Power Management Timer 0000 0000 RW F-C -reserved- 00 — Offset Processor Registers Default Acc 13-10 Processor Control 0000 0000 RW 14 Processor LVL2 00 RO 15 Processor LVL3 00 RO 1F-16 -reserved- 00 — Offset General Purpose Registers Default Acc 21-20 General Purpose Status 0000 RW 25-24 General Purpose SMI Enable 0000 RW 27-26 General Purpose Power Supply Ctrl 0200 RW Offset General Registers Default Acc 29-28 Global Status 0000 | O.CC 4 | D : C / 1/C// D :/ | D 6 14 | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | 3-2 Power Management Enable 0000 RW 5-4 Power Management Control 0000 RW 7-6 -reserved- 00 — B-8 Power Management Timer 0000 0000 RW F-C -reserved- 00 — Offset Processor Registers Default Acc 13-10 Processor LVL2 00 RO 14 Processor LVL3 00 RO 15 Processor LVL3 00 RO 15-16 -reserved- 00 — 0ffset General Purpose Registers Default Acc 21-20 General Purpose SCI Enable 0000 RW 23-22 General Purpose SMI Enable 0000 RW 25-24 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Control 00 RW | | | <u>Default</u> | Acc | | 5-4 Power Management Control 0000 RW 7-6 -reserved- 00 — B-8 Power Management Timer 0000 0000 RW F-C -reserved- 00 — Offset Processor Registers Default Acc 13-10 Processor LVL2 00 RO 15 Processor LVL3 00 RO 15-16 -reserved- 00 — Offset General Purpose Registers Default Acc 21-20 General Purpose Status 0000 WC 23-22 General Purpose SMI Enable 0000 RW 25-24 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Control 00 RW 2D-2C Global Control 00 RW 33-30 Primary Activity Detect Status 0000 0000 RW </td <td></td> <td>-</td> <td></td> <td></td> | | - | | | | 7-6 -reserved- 00 — B-8 Power Management Timer 0000 0000 RW F-C -reserved- 00 — Offset Processor Registers Default Acc 13-10 Processor LVL2 00 RO 14 Processor LVL3 00 RO 15 Processor LVL3 00 RO 15-16 -reserved- 00 — Offset General Purpose Registers Default Acc 21-20 General Purpose Status 0000 WC 23-22 General Purpose SMI Enable 0000 RW 25-24 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Control 00 RW 2D-2C Global Control 00 RW 33-30 Primary Activity Detect Status 0000 0000 RW 37-34 | | | | | | B-8 Power Management Timer 0000 0000 RW F-C -reserved- 00 — Offset Processor Registers Default Acc 13-10 Processor Control 0000 0000 RW 14 Processor LVL2 00 RO 15 Processor LVL3 00 RO 15-16 -reserved- 00 — Offset General Purpose Registers Default Acc 21-20 General Purpose SCI Enable 0000 RW 23-22 General Purpose SMI Enable 0000 RW 25-24 General Purpose Power Supply Ctrl 0200 RW 27-26 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Control 00 RW 2D-2C Global Control 00 RW 33-30 Primary Activity Detect Status 0000 0000 <td></td> <td></td> <td></td> <td>RW</td> | | | | RW | | F-C -reserved- 00 — Offset Processor Registers Default Acc 13-10 Processor Control 0000 0000 RW 14 Processor LVL2 00 RO 15 Processor LVL3 00 RO 1F-16 -reserved- 00 — Offset General Purpose Registers Default Acc 21-20 General Purpose SCI Enable 0000 RW 23-22 General Purpose SMI Enable 0000 RW 25-24 General Purpose Power Supply Ctrl 0200 RW 27-26 General Purpose Power Supply Ctrl 0200 RW 29-28 Global Status 0000 WC 29-28 Global Control 00 RW 2D-2C Global Control 00 RW 2D-2C Global Control 00 RW 33-30 Primary Activity Detect Status 0000 0000 RW 37-34 Primary Activity Detect Enable 0000 0000 <td></td> <td></td> <td></td> <td>_</td> | | | | _ | | Offset Processor Registers Default Acc 13-10 Processor Control 0000 0000 RW 14 Processor LVL2 00 RO 15 Processor LVL3 00 RO 1F-16 -reserved- 00 — Offset General Purpose Registers Default Acc 21-20 General Purpose Status 0000 RW 23-22 General Purpose SMI Enable 0000 RW 25-24 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Enable 0000 RW 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW </td <td></td> <td></td> <td></td> <td>RW</td> | | | | RW | | 13-10 Processor Control 0000 0000 RW 14 Processor LVL2 00 RO 15 Processor LVL3 00 RO 1F-16 -reserved- 00 — Offset General Purpose Registers Default Acc 21-20 General Purpose Status 0000 WC 23-22 General Purpose SCI Enable 0000 RW 25-24 General Purpose SMI Enable 0000 RW 27-26 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Control 00 RW 2D-2C Global Control 00 RW 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 38-38 GP Timer Reload Enable 0000 0000 RW 37-3c -reserved- 00 — <td></td> <td></td> <td>0.0</td> <td>_</td> | | | 0.0 | _ | | 14 Processor LVL2 00 RO 15 Processor LVL3 00 RO 1F-16 -reserved- 00 — Offset General Purpose Registers Default Acc 21-20 General Purpose ScI Enable 0000 RW 25-24 General Purpose SMI Enable 0000 RW 25-24 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Enable 0000 RW 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc <td></td> <td></td> <td></td> <td></td> | | | | | | 15 Processor LVL3 00 RO 1F-16 -reserved- 00 — Offset General Purpose Registers Default Acc 21-20 General Purpose Status 0000 WC 23-22 General Purpose SCI Enable 0000 RW 25-24 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Enable 0000 RW 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW <td>13-10</td> <td>Processor Control</td> <td></td> <td>RW</td> | 13-10 | Processor Control | | RW | | 1F-16 -reserved- 00 — Offset General Purpose Registers Default Acc 21-20 General Purpose Status 0000 WC 23-22 General Purpose SCI Enable 0000 RW 25-24 General Purpose SMI Enable 0000 RW 27-26 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Enable 0000 RW 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 | 14 | Processor LVL2 | 00 | RO | | OffsetGeneral Purpose RegistersDefaultAcc21-20General Purpose Status0000WC23-22General Purpose SCI Enable0000RW25-24General Purpose SMI Enable0000RW27-26General Purpose Power Supply Ctrl0200RWOffsetGeneric RegistersDefaultAcc29-28Global Status0000WC2B-2AGlobal Enable0000RW2D-2CGlobal Control00RW2E-reserved-00—2FSMI Command00RW33-30Primary Activity Detect Status0000 0000WC37-34Primary Activity Detect Enable0000 0000RW3B-38GP Timer Reload Enable0000 0000RW3F-3C-reserved-00—OffsetGeneral Purpose I/O RegistersDefaultAcc41-40GPIO Direction Control0000RW43-42GPIO Port Output ValueinputRO47-46GPO Port Output ValueinputRO47-46GPO Port Output ValueinputRO | 15 | Processor LVL3 | 00 | RO | | 21-20 General Purpose Status 0000 WC 23-22 General Purpose SCI Enable 0000 RW 25-24 General Purpose SMI Enable 0000 RW 27-26 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Enable 0000 RW 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 45-44 GPIO Port Output Value input RO 47-46 GPO Port Output Value input RO | 1F-16 | -reserved- | 00 | _ | | 23-22 General Purpose SCI Enable 0000 RW 25-24 General Purpose SMI Enable 0000 RW 27-26 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Enable 0000 RW 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 43-42 GPIO Port Output Value input RO 47-46 GPO Port Output Value input RO 49-48 GPI Port Input Value input RO | <b>Offset</b> | General Purpose Registers | <u>Default</u> | Acc | | 25-24 General Purpose SMI Enable 0000 RW 27-26 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Enable 0000 RW 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 45-44 GPIO Port Output Value input RO 47-46 GPO Port Output Value input RO 49-48 GPI Port Input Value input | 21-20 | General Purpose Status | 0000 | WC | | 27-26 General Purpose Power Supply Ctrl 0200 RW Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Enable 0000 RW 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 43-42 GPIO Port Output Value 0000 RW 45-44 GPIO Port Input Value input RO 47-46 GPO Port Output Value input RO | 23-22 | General Purpose SCI Enable | 0000 | RW | | Offset Generic Registers Default Acc 29-28 Global Status 0000 WC 2B-2A Global Enable 0000 RW 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 43-42 GPIO Port Output Value 0000 RW 45-44 GPIO Port Input Value input RO 47-46 GPO Port Output Value input RO | 25-24 | General Purpose SMI Enable | 0000 | RW | | 29-28 Global Status 0000 WC 2B-2A Global Enable 0000 RW 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 43-42 GPIO Port Output Value 0000 RW 45-44 GPIO Port Input Value input RO 47-46 GPO Port Output Value input RO | 27-26 | General Purpose Power Supply Ctrl | 0200 | RW | | 2B-2A Global Enable 0000 RW 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 43-42 GPIO Port Output Value 0000 RW 45-44 GPIO Port Input Value input RO 47-46 GPO Port Output Value input RO | | | | | | 2D-2C Global Control 00 RW 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 43-42 GPIO Port Output Value 0000 RW 45-44 GPIO Port Input Value input RO 47-46 GPO Port Output Value input RO 49-48 GPI Port Input Value input RO | <b>Offset</b> | Generic Registers | <b>Default</b> | Acc | | 2E -reserved- 00 — 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 43-42 GPIO Port Output Value 0000 RW 45-44 GPIO Port Input Value input RO 47-46 GPO Port Output Value input RO 49-48 GPI Port Input Value input RO | | | | | | 2F SMI Command 00 RW 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 43-42 GPIO Port Output Value 0000 RW 45-44 GPIO Port Input Value input RO 47-46 GPO Port Output Value 0000 RW 49-48 GPI Port Input Value input RO | 29-28 | Global Status | 0000 | WC | | 33-30 Primary Activity Detect Status 0000 0000 WC 37-34 Primary Activity Detect Enable 0000 0000 RW 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 43-42 GPIO Port Output Value 0000 RW 45-44 GPIO Port Input Value input RO 47-46 GPO Port Output Value 0000 RW 49-48 GPI Port Input Value input RO | 29-28<br>2B-2A | Global Status<br>Global Enable | 0000<br>0000 | WC<br>RW | | 37-34Primary Activity Detect Enable0000 0000RW3B-38GP Timer Reload Enable0000 0000RW3F-3C-reserved-00—OffsetGeneral Purpose I/O RegistersDefaultAcc41-40GPIO Direction Control0000RW43-42GPIO Port Output Value0000RW45-44GPIO Port Input ValueinputRO47-46GPO Port Output Value0000RW49-48GPI Port Input ValueinputRO | 29-28<br>2B-2A<br>2D-2C | Global Status<br>Global Enable<br>Global Control | 0000<br>0000<br>00 | WC<br>RW | | 37-34Primary Activity Detect Enable0000 0000RW3B-38GP Timer Reload Enable0000 0000RW3F-3C-reserved-00—OffsetGeneral Purpose I/O RegistersDefaultAcc41-40GPIO Direction Control0000RW43-42GPIO Port Output Value0000RW45-44GPIO Port Input ValueinputRO47-46GPO Port Output Value0000RW49-48GPI Port Input ValueinputRO | 29-28<br>2B-2A<br>2D-2C<br>2E | Global Status Global Enable Global Control -reserved- | 0000<br>0000<br>00<br>00 | WC<br>RW<br>RW | | 3B-38 GP Timer Reload Enable 0000 0000 RW 3F-3C -reserved- 00 — Offset General Purpose I/O Registers Default Acc 41-40 GPIO Direction Control 0000 RW 43-42 GPIO Port Output Value 0000 RW 45-44 GPIO Port Input Value input RO 47-46 GPO Port Output Value 0000 RW 49-48 GPI Port Input Value input RO | 29-28<br>2B-2A<br>2D-2C<br>2E<br>2F | Global Status Global Enable Global Control -reserved- SMI Command | 0000<br>0000<br>00<br>00<br>00 | WC<br>RW<br>RW<br>-<br>RW | | 3F-3C -reserved- Offset General Purpose I/O Registers 41-40 GPIO Direction Control 0000 RW 43-42 GPIO Port Output Value 0000 RW 45-44 GPIO Port Input Value input RO 47-46 GPO Port Output Value 0000 RW 49-48 GPI Port Input Value input RO | 29-28<br>2B-2A<br>2D-2C<br>2E<br>2F<br>33-30 | Global Status Global Enable Global Control -reserved- SMI Command Primary Activity Detect Status | 0000<br>0000<br>00<br>00<br>00<br>000<br>0000 | WC<br>RW<br>RW<br>-<br>RW<br>WC | | OffsetGeneral Purpose I/O RegistersDefaultAcc41-40GPIO Direction Control0000RW43-42GPIO Port Output Value0000RW45-44GPIO Port Input ValueinputRO47-46GPO Port Output Value0000RW49-48GPI Port Input ValueinputRO | 29-28<br>2B-2A<br>2D-2C<br>2E<br>2F<br>33-30<br>37-34 | Global Status Global Enable Global Control -reserved- SMI Command Primary Activity Detect Status Primary Activity Detect Enable | 0000<br>0000<br>00<br>00<br>00<br>0000 0000<br>0000 0000 | WC<br>RW<br>RW<br>-<br>RW<br>WC<br>RW | | 41-40GPIO Direction Control0000RW43-42GPIO Port Output Value0000RW45-44GPIO Port Input ValueinputRO47-46GPO Port Output Value0000RW49-48GPI Port Input ValueinputRO | 29-28<br>2B-2A<br>2D-2C<br>2E<br>2F<br>33-30<br>37-34<br>3B-38 | Global Status Global Enable Global Control -reserved- SMI Command Primary Activity Detect Status Primary Activity Detect Enable GP Timer Reload Enable | 0000<br>0000<br>00<br>00<br>00<br>0000 0000<br>0000 0000 | WC<br>RW<br>RW<br>-<br>RW<br>WC<br>RW | | 45-44GPIO Port Input ValueinputRO47-46GPO Port Output Value0000RW49-48GPI Port Input ValueinputRO | 29-28<br>2B-2A<br>2D-2C<br>2E<br>2F<br>33-30<br>37-34<br>3B-38<br>3F-3C | Global Status Global Enable Global Control -reserved- SMI Command Primary Activity Detect Status Primary Activity Detect Enable GP Timer Reload Enable -reserved- | 0000<br>000<br>00<br>00<br>00<br>0000 0000<br>0000 0000<br>0000 0000 | WC<br>RW<br>RW<br>-<br>RW<br>WC<br>RW<br>RW | | 45-44GPIO Port Input ValueinputRO47-46GPO Port Output Value0000RW49-48GPI Port Input ValueinputRO | 29-28<br>2B-2A<br>2D-2C<br>2E<br>2F<br>33-30<br>37-34<br>3B-38<br>3F-3C<br><b>Offset</b> | Global Status Global Enable Global Control -reserved- SMI Command Primary Activity Detect Status Primary Activity Detect Enable GP Timer Reload Enable -reserved- General Purpose I/O Registers | 0000<br>0000<br>00<br>00<br>00<br>0000 0000<br>0000 0000<br>000 0000<br>00 | WC RW RW RW RW RW ACC | | 47-46GPO Port Output Value0000RW49-48GPI Port Input ValueinputRO | 29-28<br>2B-2A<br>2D-2C<br>2E<br>2F<br>33-30<br>37-34<br>3B-38<br>3F-3C<br><b>Offset</b><br>41-40 | Global Status Global Enable Global Control -reserved- SMI Command Primary Activity Detect Status Primary Activity Detect Enable GP Timer Reload Enable -reserved- General Purpose I/O Registers GPIO Direction Control | 0000<br>0000<br>00<br>00<br>000<br>0000 0000<br>0000 0000<br>000 0000<br>00 | WC RW RW C RW RW ACC RW | | 49-48 GPI Port Input Value input RO | 29-28<br>2B-2A<br>2D-2C<br>2E<br>2F<br>33-30<br>37-34<br>3B-38<br>3F-3C<br>Offset<br>41-40<br>43-42 | Global Status Global Enable Global Control -reserved- SMI Command Primary Activity Detect Status Primary Activity Detect Enable GP Timer Reload Enable -reserved- General Purpose I/O Registers GPIO Direction Control GPIO Port Output Value | 0000<br>0000<br>00<br>00<br>000<br>0000 0000<br>0000 0000<br>000<br><b>Default</b><br>0000 | WC RW RW C RW RW RW RW RW RW RW | | | 29-28<br>2B-2A<br>2D-2C<br>2E<br>2F<br>33-30<br>37-34<br>3B-38<br>3F-3C<br>Offset<br>41-40<br>43-42<br>45-44 | Global Status Global Enable Global Control -reserved- SMI Command Primary Activity Detect Status Primary Activity Detect Enable GP Timer Reload Enable -reserved- General Purpose I/O Registers GPIO Direction Control GPIO Port Output Value GPIO Port Input Value | 0000 000 00 00 00 00 000 0000 0000 0000 000 000 000 000 000 000 0000 | WC RW RW RW RW RW Acc RW RW RW RO RW RO | | | 29-28<br>2B-2A<br>2D-2C<br>2E<br>2F<br>33-30<br>37-34<br>3B-38<br>3F-3C<br><b>Offset</b><br>41-40<br>43-42<br>45-44<br>47-46 | Global Status Global Enable Global Control -reserved- SMI Command Primary Activity Detect Status Primary Activity Detect Enable GP Timer Reload Enable -reserved- General Purpose I/O Registers GPIO Direction Control GPIO Port Output Value GPIO Port Output Value GPO Port Output Value | 0000 000 00 00 00 00 000 0000 0000 0000 000 000 000 000 000 000 000 0000 | WC RW RW RW RW Acc RW RW RW RW | #### **Configuration Space I/O** #### Mechanism #1 These ports respond only to double-word accesses. Byte or word accesses will be passed on unchanged. | Port CI | FB-CF8 - Configuration AddressRW | |---------|----------------------------------------------------| | 31 | Configuration Space Enable | | | 0 Disableddefault | | | 1 Convert configuration data port writes to | | | configuration cycles on the PCI bus | | 30-24 | Reserved always reads ( | | 23-16 | PCI Bus Number | | | Used to choose a specific PCI bus in the system | | 15-11 | Device Number | | | Used to choose a specific device in the system | | 10-8 | Function Number | | | Used to choose a specific function if the selected | | | device supports multiple functions | | 7-2 | Register Number | | | Used to select a specific DWORD in the device's | | | configuration space | | 1-0 | Fixed always reads ( | | | | Refer to PCI Bus Specification Version 2.1 for further details on operation of the above configuration registers. Port CFF-CFC - Configuration Data .....RW #### **Register Descriptions** #### **Legacy I/O Ports** This group of registers includes the DMA Controllers, Interrupt Controllers, and Timer/Counters as well as a number of miscellaneous ports originally implemented using discrete logic on original PC/AT motherboards. All of the registers listed are integrated on-chip. These registers are implemented in a precise manner for backwards compatibility with previous generations of PC hardware. These registers are listed for information purposes only. Detailed descriptions of the actions and programming of these registers are included in numerous industry publications (duplication of that information here is beyond the scope of this document). All of these registers reside in I/O space. | Port 61 | - Misc Functions & Speaker ControlRW | |---------|--------------------------------------------------------| | 7 | Reserved always reads 0 | | 6 | IOCHCK# ActiveRO | | | This bit is set when the ISA bus IOCHCK# signal is | | | asserted. Once set, this bit may be cleared by setting | | | bit-3 of this register. Bit-3 should be cleared to | | | enable recording of the next IOCHCK#. IOCHCK# | | | generates NMI to the CPU if NMI is enabled. | | 5 | Timer/Counter 2 OutputRO | | | This bit reflects the output of Timer/Counter 2 | | | without any synchronization. | | 4 | Refresh DetectedRO | | | This bit toggles on every rising edge of the ISA bus | | | REFRESH# signal. | | 3 | IOCHCK# DisableRW | | | 0 Enable IOCHCK# assertionsdefault | | | 1 Force IOCHCK# inactive and clear any | | | "IOCHCK# Active" condition in bit-6 | | 2 | <b>Reserved</b> RW, default=0 | | 1 | Speaker EnableRW | | | 0 Disabledefault | | | 1 Enable Timer/Ctr 2 output to drive SPKR pin | | 0 | Timer/Counter 2 EnableRW | | | 0 Disabledefault | | | 1 Enable Timer/Counter 2 | | Port 92 | 2h - System ControlRW | |---------|-------------------------------------------------------| | 7-6 | Hard Disk Activity LED Status | | | 0 Offdefault | | | 1-3 On | | 5-4 | <b>Reserved</b> always reads 0 | | 3 | <b>Power-On Password Bytes Inaccessable</b> default=0 | | 2 | <b>Reserved</b> always reads 0 | | 1 | A20 Address Line Enable | | | 0 A20 disabled / forced 0 (real mode) default | | | 1 A20 address line enabled | | 0 | High Speed Reset | | | 0 Normal | | | 1 Briefly pulse system reset to switch from | | | protected mode to real mode | #### **Keyboard Controller Registers** The keyboard controller handles the keyboard and mouse interfaces. Two ports are used: port 60 and port 64. Reads from port 64 return a status byte. Writes to port 64h are command codes (see command code list following the register descriptions). Input and output data is transferred via port 60. A "Control" register is also available. It is accessable by writing commands 20h / 60h to the command port (port 64h); The control byte is written by first sending 60h to the command port, then sending the control byte value. The control register may be read by sending a command of 20h to port 64h, waiting for "Output Buffer Full" status = 1, then reading the control byte value from port 60h. Traditional (non-integrated) keyboard controllers have an "Input Port" and an "Output Port" with specific pins dedicated to certain functions and other pins available for general purpose I/O. Specific commands are provided to set these pins high and low. All outputs are "open-collector" so to allow input on one of these pins, the output value for that pin would be set high (non-driving) and the desired input value read on the input port. These ports are defined as follows: | <u>Bit</u> | Input Port | Lo Code | Hi Code | |------------|-----------------------------------|------------|------------| | 0 | P10 - Keyboard Data In | B0 | B8 | | 1 | P11 - Mouse Data In | B1 | B9 | | 2 | P12 - Turbo Pin (PS/2 mode only) | B2 | BA | | 3 | P13 - user-defined | B3 | BB | | 4 | P14 - user-defined | B6 | BE | | 5 | P15 - user-defined | B7 | BF | | 6 | P16 - user-defined | _ | _ | | 7 | P17 - undefined | _ | _ | | <u>Bit</u> | Output Port | Lo Code | Hi Code | | 0 | P20 - SYSRST (1=execute reset) | _ | _ | | 1 | P21 - GATEA20 (1=A20 enabled) | _ | _ | | 2 | P22 - Mouse Data Out | B4 | BC | | 3 | P23 - Mouse Clock Out | B5 | BD | | 4 | P24 - Keyboard OBF Interrupt (IRC | Q1) – | _ | | 5 | P25 - Mouse OBF Interrupt (IRQ 1 | 2) – | _ | | 6 | P26 - Keyboard Clock Out | _ | _ | | 7 | P27 - Keyboard Data Out | - | - | | Bit | Test Port | Lo Code | Hi Code | | 0 | T0 - Keyboard Clock In | _ | _ | | 1 | T1 - Mouse Clock In | _ | _ | | Note: | Command code C0h transfers inp | ut port da | ita to the | Note: Command code C0h transfers input port data to the output buffer. Command code D0h copies output port values to the output buffer. Command code E0h transfers test input port data to the output buffer. ## Port 60 - Keyboard Controller Input Buffer ...... WO Only write to port 60h if port 64h bit-1 = 0 (1=full). # **Port 60 - Keyboard Controller Output Buffer .....RO**Only read from port 60h if port 64h bit-0 = 1 (0=empty). Port 64 - Keyboard / Mouse Status ......RO - Keyboard Output Buffer Full O Keyboard Output Buffer Empty......default Keyboard Output Buffer Full - Input Buffer Full Input Buffer Empty......default Input Buffer Full - 2 System Flag 0 Power-On Default......default - 1 Self Test Successful - 3 Command / Data 0 Last write was data write ......default - 1 Last write was command write - 4 Keylock Status - 0 Locked - 1 Free - 5 Mouse Output Buffer Full 0 Mouse output buffer empty......default - 1 Mouse output buffer holds mouse data - 6 General Receive / Transmit Timeout 0 No error .......default - 0 No error .......defaul 1 Error - 7 Parity Error - 0 No parity error (odd parity received)..... default - 1 Even parity occurred on last byte received from keyboard / mouse #### KBC Control Register.....(R/W via Commands 20h/60h) - 7 Reserved .....always reads 0 - 6 PC Compatibility - 0 Disable scan conversion - 1 Convert scan codes to PC format; convert 2byte break sequences to 1-byte PC-compatible break codes .......default - 5 Mouse Disable - 0 Enable Mouse Interface ...... default - 1 Disable Mouse Interface - 4 Keyboard Disable - 0 Enable Keyboard Interface ......default - 1 Disable Keyboard Interface - 3 Keyboard Lock Disable - 0 Enable Keyboard Inhibit Function...... default - 1 Disable Keyboard Inhibit Function - System Flag \_\_\_\_\_\_\_default=0 - This bit may be read back as status register bit-2 - 1 Mouse Interrupt Enable - 0 Disable mouse interrupts ......default1 Generate interrupt on IRQ12 when mouse data - comes in output bufer - 0 Keyboard Interrupt Enable - 0 Disable Keyboard Interrupts......default - Generate interrupt on IRQ1 when output buffer has been written. #### Port 64 - Keyboard / Mouse Command......WO This port is used to send commands to the keyboard / mouse controller. The command codes recognized by the VT82C586B are listed n the table below. Note: The VT82C586B Keyboard Controller is compatible with the VIA VT82C42 Industry-Standard Keyboard Controller except that due to its integrated nature, many of the input and output port pins are not available externally for use as general purpose I/O pins (even though P13-P16 are set on power-up as strapping options). In other words, many of the commands below are provided and "work", but otherwise perform no useful function (e.g., commands that set P12-P17 high or low). Also note that setting P10-11, P22-23, P26-27, and T0-1 high or low directly serves no useful purpose, since these bits are used to implement the keyboard and mouse ports and are directly controlled by keyboard controller logic. **Table 4. Keyboard Controller Command Codes** BCh BDh BEh BFh Set P22 high Set P23 high Set P14 high Set P15 high | <b>Code</b> | <b>Keyboard Command Code Description</b> | <u>Code</u> | Keyboard Command Code Description | |-------------|--------------------------------------------------------------------|-------------|-------------------------------------------------------| | 20h | Read Control Byte (next byte is Control Byte) | C0h | Read input port (read P10-17 input data to | | 60h | Write Control Byte (next byte is Control Byte) | | the output buffer) | | 9xh | Write low nibble (bits 0-3) to P10-P13 | C1h | Poll input port low (read input data on P11-13 | | | | | repeatably & put in bits 5-7 of status | | A1h | Output Keyboard Controller Version # Test if Password is installed | C2h | Poll input port high (same except P15-17) | | A4h | | | | | A 771 | (always returns F1h to indicate not installed) | C8h | Unblock P22-23 (use before D1 to change | | A7h | Disable Mouse Interface | | active mode) | | A8h | Enable Mouse Interface | C9h | Reblock P22-23 (protection mechanism for D1) | | A9h | Mouse Interface Test (puts test results in port 60h) | CAh | Read mode (output KBC mode info to port 60 | | | (value: 0=OK, 1=clk stuck low, 2=clk stuck high, | CAII | output buffer (bit-0=0 if ISA, 1 if PS/2) | | | 3=data stuck lo, 4=data stuck hi, FF=general error) | | output burier (bit-0-0 if ISA, 1 if FS/2) | | AAh | KBC self test (returns 55h if OK, FCh if not) | D0h | Read Output Port (copy P10-17 output port values | | ABh | Keyboard Interface Test (see A9h Mouse Test) | | to port 60) | | ADh | Disable Keyboard Interface | D1h | Write Output Port (data byte following is written to | | AEh | Enable Keyboard Interface | | keyboard output port as if it came from keyboard) | | AFh | Return Version # | D2h | Write Keyboard Output Buffer & clear status bit-5 | | B0h | Set P10 low | | (write following byte to keyboard) | | B1h | Set P11 low | D3h | Write Mouse Output Buffer & set status bit-5 (write | | B2h | Set P12 low | | following byte to mouse; put value in mouse input | | B3h | Set P13 low | | buffer so it appears to have come from the mouse) | | B4h | Set P22 low | D4h | Write Mouse (write following byte to mouse) | | B5h | Set P23 low | T-01 | D 1 | | B6h | Set P14 low | E0h | Read test inputs (T0-1 read to bits 0-1 of resp byte) | | B7h | Set P15 low | Exh | Set P23-P21 per command bits 3-1 | | B8h | Set P10 high | Fxh | Pulse P23-P20 low for 6usec per command bits 3-0 | | B9h | Set P11 high | All othe | r codes not listed are undefined. | | BAh | Set P12 high | 7 III ouic | r codes not instea are undermod. | | BBh | Set P13 high | | | | וועע | 500 1 15 111611 | | | Revision 1.0 May 13, 1997 -23- Register Descriptions #### **DMA Controller I/O Registers** #### Ports 00-0F - Master DMA Controller Channels 0-3 of the Master DMA Controller control System DMA Channels 0-3. There are 16 Master DMA Controller registers: | · · | | | |-----------------------|-----------------------------|------------------------| | I/O Address Bits 15-0 | Register Name | | | 0000 0000 000x 0000 | Ch 0 Base / Current Address | $\mathbf{RW}$ | | 0000 0000 000x 0001 | Ch 0 Base / Current Count | $\mathbf{R}\mathbf{W}$ | | 0000 0000 000x 0010 | Ch 1 Base / Current Address | $\mathbf{R}\mathbf{W}$ | | 0000 0000 000x 0011 | Ch 1 Base / Current Count | $\mathbf{RW}$ | | 0000 0000 000x 0100 | Ch 2 Base / Current Address | $\mathbf{R}\mathbf{W}$ | | 0000 0000 000x 0101 | Ch 2 Base / Current Count | $\mathbf{RW}$ | | 0000 0000 000x 0110 | Ch 3 Base / Current Address | $\mathbf{RW}$ | | 0000 0000 000x 0111 | Ch 3 Base / Current Count | $\mathbf{RW}$ | | 0000 0000 000x 1000 | Status / Command | $\mathbf{RW}$ | | 0000 0000 000x 1001 | Write Request | WO | | 0000 0000 000x 1010 | Write Single Mask | WO | | 0000 0000 000x 1011 | Write Mode | WO | | 0000 0000 000x 1100 | Clear Byte Pointer F/F | WO | | 0000 0000 000x 1101 | Master Clear | WO | | 0000 0000 000x 1110 | Clear Mask | WO | | 0000 0000 000x 1111 | R/W All Mask Bits | $\mathbf{R}\mathbf{W}$ | Note that not all bits of the address are decoded. The Master DMA Controller is compatible with the Intel 8237 DMA Controller chip. Detailed descriptions of 8237 DMA Controller operation can be obtained from the Intel Peripheral Components Data Book and numerous other industry publications. #### Ports C0-DF - Slave DMA Controller Channels 0-3 of the Slave DMA Controller control System DMA Channels 4-7. There are 16 Slave DMA Controller registers: | I/O Address Bits 15-0 | Register Name | | |-----------------------|-----------------------------|---------------| | 0000 0000 1100 000x | Ch 0 Base / Current Address | $\mathbf{RW}$ | | 0000 0000 1100 001x | Ch 0 Base / Current Count | $\mathbf{RW}$ | | 0000 0000 1100 010x | Ch 1 Base / Current Address | $\mathbf{RW}$ | | 0000 0000 1100 011x | Ch 1 Base / Current Count | $\mathbf{RW}$ | | 0000 0000 1100 100x | Ch 2 Base / Current Address | $\mathbf{RW}$ | | 0000 0000 1100 101x | Ch 2 Base / Current Count | $\mathbf{RW}$ | | 0000 0000 1100 110x | Ch 3 Base / Current Address | $\mathbf{RW}$ | | 0000 0000 1100 111x | Ch 3 Base / Current Count | $\mathbf{RW}$ | | 0000 0000 1101 000x | Status / Command | $\mathbf{RW}$ | | 0000 0000 1101 001x | Write Request | WO | | 0000 0000 1101 010x | Write Single Mask | WO | | 0000 0000 1101 011x | Write Mode | WO | | 0000 0000 1101 100x | Clear Byte Pointer F/F | WO | | 0000 0000 1101 101x | Master Clear | WO | | 0000 0000 1101 110x | Clear Mask | WO | | 0000 0000 1101 111x | Read/Write All Mask Bits | WO | Note that not all bits of the address are decoded. The Slave DMA Controller is compatible with the Intel 8237 DMA Controller chip. Detailed description of 8237 DMA controller operation can be obtained from the Intel Peripheral Components Data Book and numerous other industry publications. #### Ports 80-8F - DMA Page Registers There are eight DMA Page Registers, one for each DMA channel. These registers provide bits 16-23 of the 24-bit address for each DMA channel (bits 0-15 are stored in registers in the Master and Slave DMA Controllers). They are located at the following I/O Port addresses: | I/O Address Bits 15-0 | Register Name | |-----------------------|----------------------------| | 0000 0000 1000 0111 | Channel 0 DMA Page (M-0)RW | | 0000 0000 1000 0011 | Channel 1 DMA Page (M-1)RW | | 0000 0000 1000 0001 | Channel 2 DMA Page (M-2)RW | | 0000 0000 1000 0010 | Channel 3 DMA Page (M-3)RW | | 0000 0000 1000 1111 | Channel 4 DMA Page (S-0)RW | | 0000 0000 1000 1011 | Channel 5 DMA Page (S-1)RW | | 0000 0000 1000 1001 | Channel 6 DMA Page (S-2)RW | | 0000 0000 1000 1010 | Channel 7 DMA Page (S-3)RW | #### **Interrupt Controller Registers** #### Ports 20-21 - Master Interrupt Controller The Master Interrupt Controller controls system interrupt channels 0-7. Two registers control the Master Interrupt Controller. They are: I/O Address Bits 15-0 Register Name | 0000 0000 001x xxx0 | Master Interrupt Control | RW | |---------------------|--------------------------|---------------| | 0000 0000 001x xxx1 | Master Interrupt Mask | $\mathbf{RW}$ | Note that not all bits of the address are decoded. The Master Interrupt Controller is compatible with the Intel 8259 Interrupt Controller chip. Detailed descriptions of 8259 Interrupt Controller operation can be obtained from the Intel Peripheral Components Data Book and numerous other industry publications. #### Ports A0-A1 - Slave Interrupt Controller The Slave Interrupt Controller controls system interrupt channels 8-15. The slave system interrupt controller also occupies two register locations: I/O Address Bits 15-0 Register Name | 0000 0000 101x xxx0 | Slave Interrupt Control | $\mathbf{RW}$ | |---------------------|-------------------------|---------------| | 0000 0000 101x xxx1 | Slave Interrupt Mask | RW | Note that not all address bits are decoded. The Slave Interrupt Controller is compatible with the Intel 8259 Interrupt Controller chip. Detailed descriptions of 8259 Interrupt Controller operation can be obtained from the Intel Peripheral Components Data Book and numerous other industry publications. #### **Interrupt Controller Shadow Registers** The following shadow registers are enabled by setting bit 4 of Rx47 to 1 (offset 47h in the PCI-ISA Bridge function 0 register group). If the shadow registers are enabled, they are read back at the indicated I/O port instead of the standard interrupt controller registers (writes to the interrupt controller register ports are directed to the standard interrupt controller registers). | | - Master Interrupt Control ShadowRO | | | |------------------------------|---------------------------------------------------------------------|--|--| | 7-5 | <b>Reserved</b> always reads 0 | | | | 4 | OCW3 bit 5 | | | | 3 | OCW2 bit 7 | | | | 2 | ICW4 bit 4 | | | | 1 | ICW4 bit 1 | | | | 0 | ICW1 bit 3 | | | | | | | | | <u>Port 21</u> | - Master Interrupt Mask ShadowRO | | | | 7-5 | <b>Reserved</b> always reads 0 | | | | 4-0 | T7-T3 of Interrupt Vector Address | | | | | | | | | Dort A | Slave Interment Control Shadow DO | | | | | 0 - Slave Interrupt Control ShadowRO | | | | 7-5 | Reservedalways reads 0 | | | | 7-5<br>4 | Reserved always reads 0 OCW3 bit 5 | | | | 7-5 | Reserved always reads 0 OCW3 bit 5 | | | | 7-5<br>4 | Reserved | | | | 7-5<br>4<br>3 | Reserved always reads 0 OCW3 bit 5 OCW2 bit 7 ICW4 bit 4 | | | | 7-5<br>4<br>3<br>2 | Reserved always reads 0 OCW3 bit 5 OCW2 bit 7 ICW4 bit 4 | | | | 7-5<br>4<br>3<br>2<br>1<br>0 | Reserved always reads 0 OCW3 bit 5 OCW2 bit 7 ICW4 bit 4 ICW4 bit 1 | | | | 7-5 4 3 2 1 0 | Reserved | | | | 7-5 4 3 2 1 0 | Reserved | | | #### **Timer / Counter Registers** #### Ports 40-43 - Timer / Counter Registers There are 4 Timer / Counter registers: | I/O Address Bits 15-0 | Register Name | | |-----------------------|--------------------------|---------------| | 0000 0000 010x xx00 | Timer / Counter 0 Count | $\mathbf{RW}$ | | 0000 0000 010x xx01 | Timer / Counter 1 Count | $\mathbf{RW}$ | | 0000 0000 010x xx10 | Timer / Counter 2 Count | $\mathbf{RW}$ | | 0000 0000 010x xx11 | Timer / Counter Cmd Mode | WO | Note that not all bits of the address are decoded. The Timer / Counters are compatible with the Intel 8254 Timer / Counter chip. Detailed descriptions of 8254 Timer / Counter operation can be obtained from the Intel Peripheral Components Data Book and numerous other industry publications. Binary Range BCD Range summarized in the following table: #### **CMOS / RTC Registers** | Port 70 | ) - CMOS Address WO | 00 | Seconds | = | 00-3Bh | 00-59h | |---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------|-------------|--------------------|------------------------------|--------------| | 7 | NMI DisableWO | 01 | Seconds A | larm | 00-3Bh | 00-59h | | • | 0 Enable NMI Generation. NMI is asserted on | 02 | Minutes | | 00-3Bh | 00-59h | | | encountering IOCHCK# on the ISA bus or | 03 | Minutes A | Alarm | 00-3Bh | 00-59h | | | SERR# on the PCI bus. | 04 | Hours | am 12 | hr: 01-1Ch | 01-12h | | | 1 Disable NMI Generationdefault | | | pm 12 | hr: 81-8Ch | 81-92h | | 6-0 | CMOS Address (lower 128 bytes)WO | | | | hr: 00-17h | 00-23h | | | • | 05 | Hours Ala | | hr: 01-1Ch | 01-12h | | <u>Port 71</u> | I - CMOS DataRW | | | | hr: 81-8Ch | 81-92h | | 7-0 | CMOS Data (128 bytes) | | _ | | hr: 00-17h | 00-23h | | Note: | Ports 70-71 may be accessed if Rx5A bit-2 is set to | 06 | - | e Week Sun= | | 01-07h | | | one to select the internal RTC. If Rx5A bit-2 is set to | 07 | Day of the | e Month | 01-1Fh | 01-31h | | | zero, accesses to ports 70-71 will be directed to an | 08 | Month | | 01-0Ch | 01-12h | | | external RTC. | 09 | Year | | 00-63h | 00-99h | | Port 72 | 2 - CMOS AddressRW | 0A | Register A | <u>1</u> | | | | 7-0 | CMOS Address (256 bytes)RW | | 7 U | JIP Updat | e In Progress | | | | | | | | e (010=ena osc | | | <u>Port 73</u> | 3 - CMOS DataRW | | 3-0 RS | <b>S3-0</b> Rate S | elect for Period | ic Interrupt | | 7-0 | CMOS Data (256 bytes) | 0B | Register E | 3 | | | | Note: | Ports 72-73 may be accessed if Rx5A bit-2 is set to | 02 | | | Update Transf | ers | | | one to select the internal RTC. If Rx5A bit-2 is set to | | 6 P | PIE Period | ic İnterrupt Ena | ıble | | | zero, accesses to ports 72-73 will be directed to an | | | | Interrupt Enabl | | | | external RTC. | | | | e Ended Interru | | | Port 74 | 4 - CMOS AddressRW | | | | nction (read/wri | | | 7-0 | CMOS Address (256 bytes)RW | | | | Mode (0=BCD, Byte Format (0 | | | 7-0 | CVIOS Address (230 bytes) | | | | tht Savings Ena | | | <u>Port 75</u> | 5 - CMOS DataRW | | | , , | , c | | | 7-0 | CMOS Data (256 bytes) | 0C | Register ( | | | | | Note: | Ports 74-75 may be accessed only if Function 0 Rx5B | | | | pt Request Flag | | | | bit-1 is set to one to enable the internal RTC SRAM | | | | ic Interrupt Flag | g | | | and if Rx48 bit-3 (Port 74/75 Access Enable) is set to | | | | Interrupt Flag<br>Ended Flag | | | | one to enable port 74/75 access. | | | | d (always read ( | )) | | Note: | Ports 70-71 are compatible with PC industry- | | 3-0 | o chase | a (arways read ) | 3) | | | standards and may be used to access the lower 128 | <b>0</b> D | Register I | <u>)</u> | | | | | bytes of the 256-byte on-chip CMOS RAM. Ports | | 7 V | | 1 if VBAT volt | | | | 72-73 may be used to access the full extended 256- | | 6-0 | 0 Unuse | d (always read ( | 0) | | | byte space. Ports 74-75 may be used to access the | | | | | | | | full on-chip extended 256-byte space in cases where the on-chip RTC is disabled. | 0E-70 | C Software- | Defined Stor | rage Registers | (111 Bytes) | | Note: | The system Real Time Clock (RTC) is part of the | Offse | Extended l | Functions | Binary Range | BCD Range | | 11016. | "CMOS" block. The RTC control registers are | <b>7D</b> | Date Alar | | 01-1Fh | 01-31h | | | located at specific offsets in the CMOS data area (0- | <b>7E</b> | Month Al | arm | 01-0Ch | 01-12h | | | 0Dh and 7D-7Fh). Detailed descriptions of CMOS / | <b>7</b> F | Century F | Field | 13-14h | 19-20h | | RTC operation and programming can be obtained | | | (128 Rutes) | | | | | from the VIA VT82887 Data Book or numerous ather industry, publications. For reference, the | | | | | | | | | other industry publications. For reference, the definition of the RTC register locations and bits are | m | - O-500 | <b>D</b> • • • • | | | | | definition of the KTC register locations and offs are | Table | 5. CMOS | Register S | ummary | | Offset Description #### PCI to ISA Bridge Registers (Function 0) All registers are located in the function 0 PCI configuration space of the VT82C586B. These registers are accessed through PCI configuration mechanism #1 via I/O address CF8/CFC. #### **PCI Configuration Space Header** | Offset 1-0 - Vendor ID = 1106hRO | | | | |---------------------------------------------------------------|-----------------------------|---------------------------------------|--| | Offset 3 | 3-2 - Device ID = 0586h | RO | | | Offset 5 | 5-4 - Command | RW | | | 15-4 | Reserved | always reads 0 | | | 3 | Special Cycle Enable | . Normally RW $\dagger$ , default = 1 | | | 2 | Bus Master | always reads 1 | | | 1 | Memory Space | Normally RO†, reads as 1 | | | 0 | I/O Space | Normally RO†, reads as 1 | | | † If the | test bit at offset 46 bit-4 | is set, access to the above | | | indicate | d bits is reversed: bit-3 | above becomes read only | | | (reading back 1) and bits 0-1 above become read / write (with | | | | | a defaul | t of 1). | | | | Offset ' | 7-6 - Status | RWC | |----------|-------------------------|----------------------| | 15 | Detected Parity Error | write one to clear | | 14 | Signalled System Error | always reads 0 | | 13 | Signalled Master Abort | write one to clear | | 12 | Received Target Abort | write one to clear | | 11 | Signalled Target Abort | | | 10-9 | DEVSEL# Timing | fixed at 01 (medium) | | 8 | Data Parity Detected | always reads 0 | | 7 | Fast Back-to-Back | always reads 0 | | 6-0 | Reserved | always reads 0 | | Offset 8 | 8 - Revision ID = nn | RO | | 7-0 | ID for $VT82C586 = 0xh$ | | | ID for $VT82C586A = 2xh$ | |--------------------------------------------------------| | ID for $VT82C586B = 3xh (3040 OEM Silicon)$ | | ID for VT82C586B = 4xh (3041 Production Sil.) | | Offset 9 - Program Interface = 00hRO | | Offset A - Sub Class Code = 01hRO | | Offset B - Class Code = 06hRO | | Offset E - Header Type = 80hRO | | <b>7-0 Header Type Code</b> 80h (Multifunction Device) | | Offset F - BIST = 00hRO | | Offset 2F-2C - Subsystem IDRO | #### **ISA Bus Control** | Offset | 40 - ISA Bus ControlRW | |---------------|-----------------------------------------------------------| | 7 | ISA Command Delay | | | 0 Normal default | | | 1 Extra | | 6 | Extended ISA Bus Ready | | | 0 Disable default | | | 1 Enable | | 5 | ISA Slave Wait States | | | 0 4 Wait States default | | | 1 5 Wait States | | 4 | Chipset I/O Wait States | | - | 0 2 Wait States default | | | 1 4 Wait States | | 3 | I/O Recovery Time | | | 0 Disable default | | | 1 Enable | | 2 | Extend-ALE | | - | 0 Disable default | | | 1 Enable | | 1 | ROM Wait States | | • | 0 1 Wait Statedefault | | | 1 0 Wait States | | 0 | ROM Write | | v | 0 Disabledefault | | | 1 Enable | | | 1 Enuoie | | <u>Offset</u> | 41 - ISA Test ModeRW | | 7 | <b>Bus Refresh Arbitration</b> (do not program) default=0 | | 6 | XRDY Test Mode (do not program)default=0 | | 5 | Port 92 Fast Reset | | | 0 Disabledefault | | | 1 Enable | | 4 | <b>A20G Emulation</b> (do not program)default=0 | | 3 | Double DMA Clock | | | 0 Disable (DMA Clock = ½ ISA Clock) default | | | 1 Enable (DMA Clock = ISA Clock) | | 2 | SHOLD Lock During INTA (do not program) def=0 | | 1 | <b>Refresh Request Test Mode</b> (do not program).def=0 | | 0 | Refresh Test Mode(3041 silicon only) | | | 0 Disable ISA Refreshdefault | | | 1 Enable ISA Refresh | | | Note: This bit should always be set to one in the | | | OEM 3040 silicon. | | | | | Offset 4 | 12 - ISA Clock ControlRW | Offset 4 | 46 - Miscellaneous Control 1RW | |----------|----------------------------------------------------------|----------|-------------------------------------------------------------------| | 7 | Latch IO16# | 7 | PCI Master Write Wait States .(3041 Silicon Only) | | | 0 Enable (recommended setting)default | | 0 0 Wait Statesdefault | | | 1 Disable | | 1 1 Wait State | | 6 | <b>Reserved</b> (no defined function) default = 0 | 6 | Gate INTRQ(3041 Silicon Only) | | 5 | Master Request Test Mode (do not program) . def=0 | | 0 Disabledefault | | 4 | <b>Reserved</b> (no defined function) default = 0 | | 1 Enable | | 3 | ISA CLOCK Select Enable | 5 | Flush Line Buffer for Int or DMA IOR Cycle | | | 0 ISA Clock = PCICLK/4default | | (3041 Silicon Only) | | | 1 ISA Clock selected per bits 2-0 | | 0 Disabledefault | | 2-0 | <b>ISA Bus Clock Select</b> (if bit-3 = 1) | | 1 Enable | | | 000 PCICLK/3default | 4 | Config Command Reg Rx04 Access (Test Only) | | | 001 PCICLK/2 | | 0 Normal: Bits 0-1=RO, Bit 3=RWdefault | | | 010 PCICLK/4 | | 1 Test Mode: Bits 0-1=RW, Bit-3=RO | | | 011 PCICLK/6 | 3 | Reserved (do not program)default = 0 | | | 100 PCICLK/5 | 2 | Reserved (no function) default = 0 | | | 101 PCICLK/10 | 1 | PCI Burst Read Interruptability | | | 110 PCICLK/12 | | 0 Allow burst reads to be interrupted default | | | 111 OSC/2 | 0 | 1 Don't allow PCI burst reads to be interrupted | | Note: F | Procedure for ISA CLOCK switching: | 0 | Post Memory Write Enable 0 Disabledefault | | | it 3 to 0; 2) Change value of bit 2-0; 3) Set bit 3 to 1 | | 0 Disabledefault<br>1 Enable | | , | , , , | | The Post Memory Write function is automatically | | Offset 4 | 3 - ROM Decode ControlRW | | enabled when Delay Transaction (see Rx47 bit-6 | | Setting | these bits enables the indicated address range to be | | below) is enabled, independent of the state of this bit. | | include | d in the ROMCS# decode: | | below) is chabled, independent of the state of this bit. | | 7 | FFFE0000h-FFFEFFFFhdefault=0 | Offset - | 47 - Miscellaneous Control 2RW | | 6 | FFF80000h-FFFDFFFFhdefault=0 | 7 | CPU Reset Source | | 5 | <b>000E8000h-000EFFFFh</b> default=0 | | 0 Use CPURST as CPU Resetdefault | | 4 | <b>000E0000h-000E7FFFh</b> default=0 | | 1 Use INIT as CPU Reset | | 3 | <b>000D8000h-000DFFFFh</b> default=0 | 6 | PCI Delay Transaction Enable | | 2 | <b>000D0000h-000D7FFFh</b> default=0 | | 0 Disabledefault | | 1 | <b>000C8000h-000CFFFFh</b> default=0 | | 1 Enable | | 0 | <b>000C0000h-000C7FFFh</b> default=0 | | The "Post Memory Write" function is automatically | | 0.00 | | | enabled when this bit is enabled, independent of the | | | 44 - Keyboard Controller ControlRW | | state of Rx46 bit-0 above. | | 7 | <b>KBC Timeout Test</b> (do not program) default = 0 | 5 | EISA 4D0/4D1 Port Enable | | 6-4 | Reserved (do not program) default = 0 | | 0 Disable (ignore ports 4D0-1)default | | 3 | Mouse Lock Enable | | 1 Enable (ports 4D0-1 per EISA specification) | | | 0 Disableddefault | 4 | Interrupt Controller Shadow Register Enable | | 2.1 | 1 Enabled | | 0 Disabledefault | | 2-1 | <b>Reserved</b> (do not program) default = 0 | 2 | 1 Enable | | 0 | <b>Reserved</b> (no function) default = 0 | 3 | Reserved (always program to 0) | | Offset 4 | 45 - Type F DMA ControlRW | | Note: Always mask this bit. This bit may read back | | 7 | ISA Master / DMA to PCI Line Buffer default=0 | | as either 0 or 1 but must always be | | 6 | DMA type F Timing on Channel 7default=0 | 2 | programmed with 0. Write Delay Transaction Time-Out Timer Enable | | 5 | DMA type F Timing on Channel 6 default=0 | 4 | 0 Disabledefault | | 4 | DMA type F Timing on Channel 5 default=0 | | 1 Enable | | 3 | DMA type F Timing on Channel 3 default=0 | 1 | Read Delay Transaction Time-Out Timer Enable | | 2 | DMA type F Timing on Channel 2 default=0 | 1 | 0 Disabledefault | | 1 | DMA type F Timing on Channel 1 default=0 | | 1 Enable | | 0 | DMA type F Timing on Channel 0 default=0 | 0 | Software PCI Reset write 1 to generate PCI reset | | | | - | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | 11 IRQ11 | Offset 4 | 48 - Miscellaneous Control 3RW | <u> 4C - IS</u> | A DMA/Master Memory Access Control 1 RW | |----------|-------------------------------------------------|-----------------|--------------------------------------------------------| | 7-6 | Reserved always reads 0 | 7-0 | PCI Memory Hole Bottom Address | | 5 | MASTER# Pin Function (Pin 137) (3041 Silicon) | | These bits correspond to HA[23:16]default=0 | | | 0 "Input" Mode (Pin 137 = MASTER#)default | 45. 40 | | | | 1 "Output" Mode (Pin 137 = SDDIR) | | A DMA/Master Memory Access Control 2 RW | | 4 | IRQ8# Input Source(3040F and 3041 Silicon) | 7-0 | PCI Memory Hole Top Address (HA[23:16]) | | | 0 IRQ8# input on RTCX1 pin 104default | | These bits correspond to HA[23:16]default=0 | | | 1 IRQ8# input on KEYLOCK pin 106 | Note: | Access to the memory defined in the PCI memory | | | See also Rx5A[2] - internal/external RTC: | | hole will not be forwarded to PCI. This function is | | | Rx5A[2] Rx48[4] Pin Function | | disabled if the top address less than or equal to the | | | 0 0 Ext RTC, IRQ8# in pin 104 | | bottom address. | | | 0 1 Ext RTC, IRQ8# in pin 106 | | oottom address. | | | 1 x Int RTC, no IRQ8# in req'd | 4F-4E - | ISA DMA/Master Memory Access Control 3 RW | | 3 | Extra RTC Port 74/75 Enable | 15-12 | Top of PCI Memory for ISA DMA/Master accesses | | | 0 Disabledefault | | 0000 1M default | | | 1 Enable | | 0001 2M | | 2 | Integrated USB Controller Disable | | | | | 0 Enabledefault | | 1111 16M | | | 1 Disable | Note: | All ISA DMA / Masters that access addresses higher | | 1 | Integrated IDE Controller Disable | 1,000. | than the top of PCI memory will not be directed to the | | | 0 Enabledefault | | PCI bus. | | | 1 Disable | 11 | Forward E0000-EFFFF Accesses to PCIdef=0 | | 0 | 512K PCI Memory Decode | 10 | Forward A0000-BFFFF Accesses to PCIdef=0 | | ŭ | 0 Use Rx4E[15-12] to select top of PCI memory | 9 | Forward 80000-9FFFF Accesses to PCIdef=1 | | | 1 Use contents of Rx4E[15-12] plus 512K as top | 8 | Forward 00000-7FFFF Accesses to PCIdef=1 | | | of PCI memorydefault | 7 | Forward DC000-DFFFF Accesses to PCIdef=0 | | | <del>-</del> | 6 | Forward D8000-DFFFF Accesses to PCIdef=0 | | Offset 4 | 4A - IDE Interrupt RoutingRW | 5 | Forward D4000-D7FFF Accesses to PCIdef=0 | | 7 | Wait for PGNT Before Grant to ISA Master / | 4 | Forward D0000-D3FFF Accesses to PCIdef=0 | | | DMA | | | | | 0 Disabledefault | 3 | Forward CC000-CFFFF Accesses to PCIdef=0 | | | 1 Enable (must be set to 1) | 2 | Forward C8000-CBFFF Accesses to PCIdef=0 | | 6 | Bus Select for Access to I/O Devices Below 100h | 1 | Forward C4000-C7FFF Accesses to PCIdef=0 | | | 0 Access ports 00-FFh via XD busdefault | 0 | Forward C0000-C3FFF Accesses to PCIdef=0 | | | 1 Access ports 00-FFh via SD bus (applies to | | | | | external devices only; internal devices such as | | | | | the mouse controller are not effected) | | | | 5-4 | <b>Reserved (do not program)</b> default = 0 | | | | 3-2 | IDE Second Channel IRQ Routing | | | | · - | 00 IRQ14 | | | | | 01 IRQ15default | | | | | 10 IRQ10 | | | | | 11 IRQ11 | | | | 1-0 | IDE Primary Channel IRQ Routing | | | | 1-0 | 00 IRQ14default | | | | | 01 IRQ15 | | | | | 10 IRQ10 | | | | | 10 11(010 | | | #### **Plug and Play Control** | Offset | 50 - Reserved (Do Not Program)RW | Offset: | 58 - PNP IRQ Routing 4RW | | |-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------|----------------------------------------------------|--| | 7-0 | <b>Reserved</b> default = 04h | These b | oits control routing for external IRQ input MIRQ2. | | | | | 7-4 | <b>Reserved</b> always reads 0 | | | <u>Offset</u> | 54 - PCI IRQ Edge / Level SelectRW | 3-0 | MIRQ2 Routing (see PnP IRQ routing table) | | | 7-4 | <b>Reserved</b> always reads 0 | | PnP IRQ Routing Table | | | | The following bits all default to "level" triggered (0) | | 0000 Disableddefault | | | 3 | PIRQA# Invert (edge) / Non-invert (level)(1/0) | | | | | 2 | PIRQB# Invert (edge) / Non-invert (level)(1/0) | | 0001 IRQ1<br>0010 Reserved | | | 1 | PIRQC# Invert (edge) / Non-invert (level)(1/0) | | | | | 0 | PIRQD# Invert (edge) / Non-invert (level)(1/0) | | 0011 IRQ3<br>0100 IRQ4 | | | Note: | PIRQA-D# normally connect to PCI interrupt pins INTA-D# (see pin definitions for more information). | | 0100 IRQ4<br>0101 IRQ5 | | | | | | 0110 IRQ6 | | | | | | 0110 IRQ0<br>0111 IRQ7 | | | | The definitions of the fields of the following three | | 1000 Reserved | | | | rs were incorrectly documented in some earlier | | 1001 IRQ9 | | | revisions of this document. The silicon has not changed | | | 1010 IRQ10 | | | and the following definition should be used for all silicon | | | 1011 IRQ11 | | | revisio | ns: | | 1100 IRQ12 | | | Offset 55 DND IDO Douting 1 DW | | | 1101 Reserved | | | Offset 55 - PNP IRQ Routing 1RW | | | 1110 IRQ14 | | | | bits control routing for external IRQ inputs MIRQ0-1. | | 1111 IRQ15 | | | | PIRQD# Routing (see PnP IRQ routing table) | | | | | 3-0 | MIRQ0 Routing (see PnP IRQ routing table) | Offset : | 59 - MIRQ Pin ConfigurationRW | | | Offset | 56 - PNP IRQ Routing 2RW | 7-4 | <b>Reserved</b> always reads 0 | | | | PIRQA# Routing (see PnP IRQ routing table) | 3 | Power-On Suspend Status Output Enable (Pin 90) | | | 3-0 | PIRQB# Routing (see PnP IRQ routing table) | | (3040 Rev F and 3041 Silicon Only)) | | | | Tittee it to a t | | 0 Disable POS Status Outputdefault | | | <b>Offset</b> | 57 - PNP IRQ Routing 3RW | | 1 Enable POS Status output on pin 90. Alternate | | | 7-4 | PIRQC# Routing (see PnP IRQ routing table) | | functions of pin 90 are APICCS# and MIRQ0 | | | 3-0 | MIRQ1 Routing (see PnP IRQ routing table) | | if this bit is not set (see bit-0 below). | | | | Note: these bits must be set to 0 if Rx48[4]=1 and | 2 | MIRQ2 / MASTER# Selection (Pin 137) | | | | Rx59[1]=1 (input IRQ8# on MIRQ1 pin 106) | | 0 MIRQ2default | | | | | | 1 MASTER# | | | | | 1 | MIRQ1 / KEYLOCK Selection (Pin 106) | | | | | | 0 MIRQ1default | | | | | | 1 KEYLOCK | | | | | 0 | MIRQ0 / APICCS# Selection (Pin 90) | | | | | | 0 MIRQ0default | | | | | | 1 APICCS# | | ## Offset 5A - XD Power-On Strap Options.....RW The bits in this register are latched from pins XD7-0 at power-up but are read/write accessible so may be changed after power-up to change the default strap setting: | 7 | Keyboard RP16latched from XD7 | |---|-------------------------------------------| | 6 | Keyboard RP15latched from XD6 | | 5 | Keyboard RP14latched from XD5 | | 4 | Keyboard RP13latched from XD4 | | 3 | <b>Reserved</b> always reads 0 | | 2 | Internal RTC Enablelatched from XD2 | | | 0 Disable | | | 1 Enable | | 1 | Internal PS2 Mouse Enablelatched from XD1 | | | 0 Disable | | | 1 Enable | | 0 | Internal KBC Enablelatched from XD0 | | | 0 Disable | | | 1 Enable | Note: External strap option values may be set by connecting the indicated external pin to a 4.7K ohm pullup (for 1) or driving it low during reset with a 7407 TTL open collector buffer (for 0) as shown in the suggested circuit below: Figure 3. Strap Option Circuit | Offset 5B - Internal RTC Test ModeRW | | | | | |-----------------------------------------------|-----------------------------------------------------------|--|--|--| | 7-3 | <b>Reserved</b> always reads 0 | | | | | 2 | RTC Reset Enable (do not program) default=0 | | | | | 1 | RTC SRAM Access Enable | | | | | | 0 Disabledefault | | | | | | 1 Enable | | | | | | This bit is set if the internal RTC is disabled but it is | | | | | | desired to still be able to access the internal RTC | | | | | | SRAM via ports 74-75. If the internal RTC is | | | | | | enabled, setting this bit does nothing (the internal | | | | | | RTC SRAM should be accessed at either ports 70/71 | | | | | | or 72/73. | | | | | 0 | RTC Test Mode Enable (do not program) .default=0 | | | | | Offset 5C - DMA Control (3041 Silicon Only)RW | | | | | | 7-1 | <b>Reserved</b> always reads 0 | | | | | 0 | DMA Line Buffer Disable | | | | | | 0 DMA cycles can be to/from line buffer def | | | | | | 1 Disable DMA Line Buffer | | | | | | | | | | # **Distributed DMA Control** | Offset ( | 61-60 - Distributed DMA Ch 0 Base / EnableRW | | | |----------|-----------------------------------------------------|--|--| | 15-4 | | | | | 3 | Channel 0 Enable | | | | · | 0 Disabledefault | | | | | 1 Enable | | | | 2-0 | Reserved | | | | - • | <b>110001</b> ( <b>01</b> | | | | Offset ( | 63-62 - Distributed DMA Ch 1 Base / EnableRW | | | | 15-4 | <b>Channel 1 Base Address Bits 15-4</b> default = 0 | | | | 3 | Channel 1 Enable | | | | | 0 Disabledefault | | | | | 1 Enable | | | | 2-0 | <b>Reserved</b> always reads 0 | | | | 0.00 | CECA DIA IL A IDMA CI AD A ID III DW | | | | | 65-64 - Distributed DMA Ch 2 Base / EnableRW | | | | 15-4 | Chamier 2 Base Hadress Bits 12 1 default | | | | 3 | Channel 2 Enable | | | | | 0 Disabledefault | | | | • • | 1 Enable | | | | 2-0 | <b>Reserved</b> always reads 0 | | | | Offset ( | 67-66 - Distributed DMA Ch 3 Base / EnableRW | | | | 15-4 | <b>Channel 3 Base Address Bits 15-4</b> default = 0 | | | | 3 | Channel 3 Enable | | | | | 0 Disabledefault | | | | | 1 Enable | | | | 2-0 | <b>Reserved</b> always reads 0 | | | | Offset ( | 6B-6A - Distributed DMA Ch 5 Base / Enable RW | | | | 15-4 | Channel 5 Base Address Bits 15-4 default = 0 | | | | 3 | Channel 5 Enable | | | | | 0 Disabledefault | | | | | 1 Enable | | | | 2-0 | <b>Reserved</b> always reads 0 | | | | Offset ( | 6D-6C - Distributed DMA Ch 6 Base / EnableRW | | | | | Channel 6 Base Address Bits 15-4 default = 0 | | | | 3 | Channel 6 Enable | | | | 3 | 0 Disabledefault | | | | | 1 Enable | | | | 2-0 | Reserved | | | | 20 | inciser yeu | | | | Offset ( | 6F-6E - Distributed DMA Ch 7 Base / EnableRW | | | | 15-4 | <b>Channel 7 Base Address Bits 15-4</b> default = 0 | | | | 3 | Channel 7 Enable | | | | | 0 Disabledefault | | | | | 1 Enable | | | | 2-0 | <b>Reserved</b> always reads 0 | | | | | | | | #### Miscellaneous # Offset 73-70 - Subsystem ID (3041 Silicon Only)......WO 31-0 Subsystem ID and Subsystem Vendor ID Write Only. Always reads back 0. Contents may be read at offset 2C. #### **Enhanced IDE Controller Registers (Function 1)** This Enhanced IDE controller interface is fully compatible with the SFF 8038i v.1.0 specification. There are two sets of software accessible registers -- PCI configuration registers and Bus Master IDE I/O registers. The PCI configuration registers are located in the function 1 PCI configuration space of the VT82C586B. The Bus Master IDE I/O registers are defined in the SFF8038i v1.0 specification. #### **PCI Configuration Space Header** | Offset 1 | <u>-0 - Vendor ID (1106h=VIA)RO</u> | | | | |-------------------------------------------------|-------------------------------------------------------|--|--|--| | Offset 3-2 - Device ID (0571h=IDE Controller)RO | | | | | | Offset 5 | -4 - CommandRW | | | | | 15-10 | <b>Reserved</b> always reads 0 | | | | | 9 | Fast Back to Back Cycles fixed at 0 (disabled) | | | | | 8 | SERR# Enablefixed at 0 (disabled) | | | | | 7 | Address Stepping default=1 (enabled) | | | | | | VIA recommends that this bit always be set to 1 to | | | | | | provide additional address decode time to IDE | | | | | | devices. | | | | | 6 | Parity Error Responsefixed at 0 (disabled) | | | | | 5 | VGA Palette Snoopfixed at 0 (disabled) | | | | | 4 | Memory Write & Invalidatefixed at 0 (disabled) | | | | | 3 | Special Cyclesfixed at 0 (disabled) | | | | | 2 | Bus Master default=0 (disabled) | | | | | | S/G operation can be issued only when the "Bus | | | | | | Master" bit is enabled. | | | | | 1 | Memory Spacefixed at 0 (disabled) | | | | | 0 | I/O Spacedefault=0 (disabled) | | | | | | When the "I/O Space" bit is disabled, the device will | | | | | | not respond to any I/O addresses for both compatible | | | | | | and native mode. | | | | | Offset 7-6 - StatusRWC | | | |--------------------------|------------------------------|-------------------------| | 15 | <b>Detected Parity Error</b> | default=0 | | 14 | Signalled System Error | default=0 | | 13 | Received Master Abort | default=0 | | 12 | Received Target Abort | default=0 | | 11 | Signalled Target Abort | Fixed at 0 | | 10-9 | DEVSEL# Timing | default = $01$ (medium) | | 8 | Data Parity Detected | default=0 | | 7 | Fast Back to Back | Fixed at 1 | | 6-0 | Reserved | always reads 0 | | Offset 8 - Revision IDRO | | | #### 0-7 Revision Code for IDE Controller Logic Block | Offset ! | 9 - Programming InterfaceRW | | | |----------|-----------------------------------------------|--|--| | 7 | Master IDE Capability fixed at 1 (Supported) | | | | 6-4 | <b>Reserved</b> always reads 0 | | | | 3 | Programmable Indicator - Secondary fixed at 1 | | | | | 0 Fixed (mode is determined by bit-2) | | | | | 1 Supports both modes (may be set to either | | | | | mode by writing bit-2) | | | | 2 | Channel Operating Mode - Secondary | | | | | O Compatibility Made default if SDVD=0 | | | 0 Compatibility Mode ..........default if SPKR=0 1 Native PCI Mode ..........default if SPKR=1 The default value for this bit is determined at powerup as strapped by the SPKR pin (pin 134) ): 0 = fixed IDE addressing, 1 = flexible IDE addressing. See figure 2 for strap circuit. # 1 Programmable Indicator - Primary...... fixed at 1 - 0 Fixed (mode is determined by bit-2) - 1 Supports both modes (may be set to either mode by writing bit-0) #### 0 Channel Operating Mode - Primary - 0 Compatibility Mode.....default if SPKR=0 - 1 Native PCI Mode ......default if SPKR=1 The default value for this bit is determined at power-up as strapped by the SPKR pin (pin 134) ): 0 = fixed IDE addressing, 1 = flexible IDE addressing. See figure 2 for strap circuit. #### Compatibility Mode (fixed IRQs and I/O addresses): | | Command Block | Control Block | | |---------|---------------|------------------|------------| | Channel | Registers | <b>Registers</b> | <u>IRQ</u> | | Pri | 1F0-1F7 | 3F6 | 14 | | Sec | 170-177 | 376 | 15 | #### Native PCI Mode (registers are programmable in I/O space) | | Command Block | Control Block | |---------|----------------|------------------| | Channel | Registers | <b>Registers</b> | | Pri | BA @offset 10h | BA @offset 14h | | Sec | BA @offset 18h | BA @offset 1Ch | Command register blocks are 8 bytes of I/O space Control registers are 4 bytes of I/O space (only byte 2 is used) Offset A - Sub Class Code (01h) .....RO | Base Class Code (01h) | RO | |-----------------------------|-----------------------| | · Latency Timer (Default=0) | RW | | | Base Class Code (01h) | Offset E - Header Type (00h).....RO Offset F - BIST (00h).....RO | Offset 13-10 - Pri Data / Command Base AddressRW | | | | |----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--| | Specifie | Specifies an 8 byte I/O address space. | | | | 31-16<br>15-3<br>2-0 | Reservedalways read 0Port Addressdefault=01F0hFixed at 001bfixed | | | | Offset 1 | 7-14 - Pri Control / Status Base AddressRW | | | | | s a 4 byte I/O address space of which only the third active (i.e., 3F6h for the default base address of 3F4h). | | | | 31-16<br>15-2<br>1-0 | Reservedalways read 0Port Addressdefault=03F4hFixed at 01bfixed | | | | Offset 1 | B-18 - Sec Data / Command Base AddressRW | | | | Specifie | s an 8 byte I/O address space. | | | | | Reservedalways read 0Port Addressdefault=0170hFixed at 001bfixed | | | | Offset 1 | F-1C - Sec Control / Status Base AddressRW | | | | | s a 4 byte I/O address space of which only the third active (i.e., 376h for the default base address of 374h). | | | | | Reservedalways read 0Port Addressdefault=0374hFixed at 01bfixed | | | | Offset 2 | 3-20 - Bus Master Control Regs Base AddressRW | | | | Specifies a 16 byte I/O address space compliant with the <b>SFF-8038</b> i <b>rev 1.0</b> specification. | | | | | 31-16<br>15-4<br>3-0 | Reservedalways read 0Port Addressdefault=CC0hFixed at 0001bfixed | | | | Offset | 3D - Interrupt Pin (00h) | RC | |--------|-----------------------------------|--------| | 7-0 | Interrupt Routing Mode | | | | 00h Legacy mode interrupt routing | defaul | | | 01h Native mode interrupt routing | | | Offset | 3E - Min Gnt (00h) | RC | | Offset | 3F - Max Latency (00h) | RC | | IDE-Controller-Specific Confiiguration Registers | | <b>Offset</b> | 44 - Miscellaneous Control 1RW | |--------------------------------------------------|--------------------------------------------------------|---------------|-----------------------------------------------------| | | | 7 | Reservedalways reads 0 | | Offset 4 | 40 - Chip EnableRW | 6 | Master Read Cycle IRDY# Wait States | | | Reserved always reads 000001b | | 0 0 wait states | | 1 | Primary Channel Enable default = 0 (disabled) | | 1 1 wait statedefault | | 0 | <b>Secondary Channel Enable</b> default = 0 (disabled) | 5 | Master Write Cycle IRDY# Wait States | | v | Secondary Chamber Emake in default of (chamber) | | 0 0 wait states | | Offset 4 | 41 - IDE ConfigurationRW | | 1 1 wait state default | | 7 | Primary IDE Read Prefetch Buffer | 4 | FIFO Output Data 1/2 Clock Advance | | | 0 Disabledefault | | 0 Disableddefault | | | 1 Enable | | 1 Enabled | | 6 | Primary IDE Post Write Buffer | 3 | Bus Master IDE Status Register Read Retry | | | 0 Disabledefault | | Retry bus master IDE status register read when | | | 1 Enable | | master write operation for DMA read is not complete | | 5 | Secondary IDE Read Prefetch Buffer | | 0 Disabled | | | 0 Disabledefault | | 1 Enabled default | | | 1 Enable | 2 | Reservedalways reads 0 | | 4 | Secondary IDE Post Write Buffer | 1 | B-Channel Threshold Value 0 (3041 Silicon Only) | | | 0 Disabledefault | | 0 Disableddefault | | | 1 Enable | | 1 Enabled | | 3 | Reserved (read write)do not change, default=0 | 0 | A-Channel Threshold Value 0 (3041 Silicon Only) | | 2 | Reserved (read write)do not change, default=1 | | 0 Disableddefault | | 1 | Reserved (read write)do not change, default=1 | | 1 Enabled | | 0 | Reserved (read write)do not change, default=0 | Off | AF MC He Co 12 | | 0.00 | 40 D 1 (D M (D | | 45 - Miscellaneous Control 2RW | | Offset 4 | 42 - Reserved (Do Not Program)RW | 7 | Reserved always reads 0 | | Offcot | 43 - FIFO ConfigurationRW | 6 | Interrupt Steering Swap | | | | | 0 Don't swap channel interrupts default | | 7 | PREQ# Asserted Till DDACK# De-Asserted | <b>7</b> 0 | 1 Swap interrupts between the two channels | | | | 5-0 | <b>Reserved</b> always reads 0 | | | 1 Enabled | Offset | 46 - Miscellaneous Control 3RW | | 6-5 | FIFO Configuration Between the Two Channels | 7 | Primary Channel Read DMA FIFO Flush | | 0-3 | Primary Secondary | , | 1 = Enable FIFO flush for read DMA when interrupt | | | 00 16 0 | | asserts primary channel | | | 01 8 8default | 6 | Secondary Channel Read DMA FIFO Flush | | | 10 8 8 | U | 1 = Enable FIFO flush for Read DMA when interrupt | | | 11 0 16 | | asserts secondary channelDefault=1 (enabled) | | 4 | Reservedalways reads 1 | 5 | Primary Channel End-of-Sector FIFO Flush | | 3-2 | Threshold for Primary Channel | | 1 = Enable FIFO flush at the end of each sector for | | 3-2 | 00 1 | | the primary channelDefault=0 (disabled) | | | 01 3/4 | 4 | Secondary Channel End-of-Sector FIFO Flush | | | 10 1/2default | - | 1 = Enable FIFO flush at the end of each sector for | | | 11 1/4 | | the secondary channel Default=0 (disabled) | | 1-0 | Threshold for Secondary Channel | 3-2 | Reservedalways reads 0 | | 10 | 00 1 | 1-0 | Max DRDY Pulse Width | | | 01 3/4 | | Maximum DRDY# pulse width after the cycle count. | | | 10 1/2default | | Command will deassert in spite of DRDY# status to | | | 11 1/4 | | avoid system ready hang. | | | <del></del> | | 00 No limitation default | | | | | 01 64 PCI clocks | | | | | 10 128 PCI clocks | | | | | 11 192 PCI clocks | | | | | | | Offset 4B-48 - Drive Timing ControlRW | Offset 53-50 - UltraDMA33 Extended Timing Control. RW | |-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------| | The following fields define the Active Pulse Width and | 31 Pri Drive 0 UltraDMA33-Mode Enable Method | | Recovery Time for the IDE DIOR# and DIOW# signals: | 0 Enable by using "Set Feature" command def | | · | 1 Enable by setting bit-6 of this register | | 31-28 Primary Drive 0 Active Pulse Width def=1010b | 30 Pri Drive 0 UltraDMA33-Mode Enable | | 27-24 Primary Drive 0 Recovery Time def=1000b | 0 Disabledefault | | 23-20 Primary Drive 1 Active Pulse Width def=1010b | 1 Enable UltraDMA33-Mode Operation | | 19-16 Primary Drive 1 Recovery Time def=1000b<br>15-12 Secondary Drive 0 Active Pulse Width def=1010b | 29 Pri Drive 0 Transfer Mode read only | | 11-8 Secondary Drive 0 Recovery Time def=1000b | 0 Based on UltraDMA33 DMA mode default | | 7-4 Secondary Drive 1 Active Pulse Width def=1010b | 1 Based on UltraDMA33 PIO Mode | | 3-0 Secondary Drive 1 Recovery Time def=1000b | <b>28-26 Reserved</b> always reads 0 | | The actual value for each field is the encoded value in the field | 25-24 Pri Drive 0 Cycle Time | | plus one and indicates the number of PCI clocks. | 0 2T | | plus one and indicates the number of 1 cr clocks. | 1 3T | | Offset 4C - Address Setup TimeRW | 2 4T | | | 3 5Tdefault | | 7-6 Primary Drive 0 Address Setup Time 5-4 Primary Drive 1 Address Setup Time | 23 Pri Drive 1 UltraDMA33-Mode Enable Method | | 3-2 Secondary Drive 0 Address Setup Time | 22 Pri Drive 1 UltraDMA33-Mode Enable 22 Pri Drive 1 UltraDMA33-Mode Enable | | 1-0 Secondary Drive 1 Address Setup Time | 21 Pri Drive 1 Transfer Mode read only | | For each field above: | 20-18 Reservedalways reads 0 | | 00 1T | 17-16 Pri Drive 1 Cycle Time | | 01 2T | 17-10 111 Dilve I Cycle Time | | 10 3T | 15 Sec Drive 0 UltraDMA33-Mode Enable Method | | 11 4Tdefault | 14 Sec Drive 0 UltraDMA33-Mode Enable | | | 13 Sec Drive 0 Transfer Mode read only | | Offset 4E - Secondary Non-1F0 Port Access TimingRW | <b>12-10 Reserved</b> always reads 0 | | <b>7-4 DIOR#/DIOW# Active Pulse Width</b> def=1111b | 9-8 Sec Drive 0 Cycle Time | | <b>3-0 DIOR#/DIOW# Recovery Time</b> def=1111b | 7 Sec Drive 1 UltraDMA33-Mode Enable Method | | The actual value for each field is the encoded value in | 6 Sec Drive 1 UltraDMA33-Mode Enable | | the field plus one and indicates the number of PCI | 5 Sec Drive 1 Transfer Mode read only | | clocks. | 4-2 Reservedalways reads 0 | | Offset 4F - Primary Non-1F0 Port Access Timing`RW | 1-0 Sec Drive 1 Cycle Time | | 7-4 DIOR#/DIOW# Active Pulse Width def=1111b | Each byte defines UltraDMA33 operation for the indicated | | 3-0 DIOR#/DIOW# Recovery Time def=1111b | drive. The bit definitions are the same within each byte. | | The actual value for each field is the encoded value in | | | the field plus one and indicates the number of PCI | Offset 61-60 - Primary Sector SizeRW | | clocks. | 15-12 Reservedalways reads 0 | | | 11-0 Number of Bytes Per Sectordefault=200h | | | Offset 69-68 - Secondary Sector SizeRW | | | <b>15-12 Reserved</b> always reads 0 | | | 11-0 Number of Bytes Per Sectordefault=200h | #### **IDE I/O Registers** These registers are compliant with the SFF $8038I\ v1.0$ standard. Refer to the SFF $8038I\ v1.0$ specification for further details. Offset 0 - Primary Channel Command Offset 2 - Primary Channel Status Offset 4-7 - Primary Channel PRD Table Address Offset 8 - Secondary Channel Command Offset A - Secondary Channel Status Offset C-F - Secondary Channel PRD Table Address #### **Universal Serial Bus Controller Registers (Function 2)** This USB host controller interface is fully compatible with UHCI specification v1.1. There are two sets of software accessible registers: PCI configuration registers and USB I/O registers. The PCI configuration registers are located in the function 2 PCI configuration space of the VT82C586B. The USB I/O registers are defined in the UHCI v1.1 specification. # **PCI Configuration Space Header** | Offset 1-0 - Vendor IDRO | | | | |--------------------------|----------------------------------|---------|-------------------------------------------| | 0-7 | Vend | or ID | (1106h = VIA Technologies) | | Offset 3 | 3-2 - D | evice I | DRO | | 0-7 | | | (3038h = VT82C586B USB Controller) | | Offset 5 | 5-4 - C | omma | ndRW | | 15-8 | | | always reads 0 | | 7 | | | epping default=0 (disabled) | | 6 | | | parity error response)fixed at 0 | | 5 | | - | VGA palette snoop)fixed at 0 | | 4 | | | rite and Invalidate. default=0 (disabled) | | 3 | | - | pecial cycle monitoring)fixed at 0 | | 2 | Bus Master | | | | 1 | Memory Spacedefault=0 (disabled) | | | | 0 | | | default=0 (disabled) | | Offset 7 | 7-6 - S1 | tatus | RWC | | 15 | | | letected parity error) always reads 0 | | 14 | | | ystem Errordefault=0 | | 13 | Received Master Abortdefault=0 | | | | 12 | Recei | ived T | arget Abort default=0 | | 11 | Signalled Target Abort default=0 | | | | 10-9 | DEV | SEL# | Timing | | | 00 | Fast | | | | 01 | Medi | umdefault (fixed) | | | 10 | Slow | | | | 11 | Rese | ved | | 8-0 | Rese | rved | always reads 0 | | Offset 8 | Silicon Revision Code (0 indicates first silicon) | | |---------------------------------------------------------------|----------------------------------------------------------------------------------------------|--| | Offset 9 | 9 - Programming Interface (00h)RO | | | Offset A | A - Sub Class Code (03h)RO | | | Offset 1 | B - Base Class Code (0Ch)RO | | | Offset ( | DD - Latency TimerRW | | | 7-0 | Timer Value default = 16h | | | Offset ( | DE - Header Type (00h)RO | | | Offset 2 | 23-20 - USB I/O Register Base AddressRW | | | 31-16 | <b>Reserved</b> always reads 0 | | | 15-5 | USB I/O Register Base Address. Port Address for | | | | the base of the 32-byte USB I/O Register block, | | | | corresponding to AD[15:5] | | | 4-0 | 00001b | | | | 3C - Interrupt Line (00h)RW | | | 7-4 | <b>Reserved</b> always reads 0 | | | 3-0 | <b>USB Interrupt Routing</b> default = 16h | | | | 0000 Disabled | | | | 0001 IRQ1 | | | | 0010 Reserved | | | | 0011 IRQ3 | | | | 0100 IRQ4<br>0101 IRQ5 | | | | 0110 IRQ5<br>0110 IRQ6 | | | | 0111 IRQ7 | | | | 1000 IRQ8 | | | | 1001 IRQ9 | | | | 1010 IRQ10 | | | | 1011 IRQ11 | | | | 1100 IRQ12 | | | | 1101 IRQ13 | | | | 1110 IRQ14 | | | <b>NT</b> | 1111 IRQ15 (see note below) | | | Note: Some software incorrectly sets this register to 0FFh to | | | | | USB interrupts. A value of 0FFh will program the | | | | terrupt to interrupt controller channel 15 and cause the ary IDE channel to work improperly. | | | | | | # Offset 3D - Interrupt Pin (04h).....RO #### **USB-Specific Configuration Registers** | Offset 4 | 0 - Miscellaneous Control 1RW | | |----------------------------------------|---------------------------------------------------|--| | 7 | PCI Memory Command Option | | | | 0 Support Memory-Read-Line, Memory-Read- | | | | Multiple, and Memory-Write-and-Invalidate | | | | default | | | | 1 Only support Memory Read, Memory Write | | | | Commands | | | 6 | <b>Babble Option</b> | | | | 0 Automatically disable babbled port when EOF | | | | babble occursdefault | | | | <ol> <li>Don't disable babbled port</li> </ol> | | | 5 | PCI Parity Check Option | | | | 0 Disable PERR# generationdefault | | | | 1 Enable parity check and PERR# generation | | | 4 | <b>Reserved</b> always reads 0 | | | 3 | USB Data Length Option | | | | 0 Support TD length up to 1280default | | | | 1 Support TD length up to 1023 | | | 2 | <b>USB Power Management</b> | | | | 0 Disable USB power managementdefault | | | | 1 Enable USB power management | | | 1 | DMA Option | | | | 0 16 DW burst accessdefault | | | | 1 8 DW burst access | | | 0 | PCI Wait States | | | | 0 Zero waitdefault | | | | 1 One wait | | | Offset 4 | 11 - Miscellaneous Control 2RW | | | 7-3 | Reservedalways reads 0 | | | 2 | Trap Option | | | | 0 Set trap 60/64 status bits without checking | | | | enable bitsdefault | | | | 1 Set trap 60/64 status bits only when trap 60/64 | | | | enable bits are set. | | | 1 | A20gate Pass Through Option | | | | 0 Pass through A20GATE command sequence | | | | defined in UHCIdefault | | | | 1 Don't pass through Write I/O port 64 (ff) | | | 0 | <b>Reserved</b> always reads 0 | | | Office (O. Contal Day Dalogas V. other | | | | | 60 - Serial Bus Release NumberRO | | | 7-0 | Release Number always reads 10h | | | Offset ( | C1-C0 - Legacy SupportRO | | | | UHCI v1.1 Compliant always reads 2000h | | #### **USB I/O Registers** These registers are compliant with the UHCI v1.1 standard. Refer to the UHCI v1.1 specification for further details. #### Offset 1-0 - USB Command Offset 3-2 - USB Status Offset 5-4 - USB Interrupt Enable Offset 7-6 - Frame Number Offset B-8 - Frame List Base Address Offset 0C - Start Of Frame Modify Offset 11-10 - Port 1 Status / Control Offset 13-12 - Port 2 Status / Control Offset 1F-14 - Reserved #### **Power Management Registers (Function 3)** This section describes the ACPI (Advanced Configuration and Power Interface) Power Management system of the VT82C586B. This system supports both ACPI and legacy power management functions and is compatible with the APM v1.2 and ACPI v0.9 specifications. #### **PCI Configuration Space Header** 1 Enable | Offset 1 | l-0 - Vendor ID | RO | |----------|-------------------------------------|------------------| | 0-7 | <b>Vendor ID</b> (1106h = VIA | A Technologies) | | Offset 3 | 3-2 - Device ID | RO | | 0-7 | <b>Device ID</b> (3040h = ACF | PI Power Mgmt) | | Offset 5 | 5-4 - Command | RW | | 15-8 | Reserved | . always reads 0 | | 7 | Address Stepping | fixed at 0 | | 6 | Reserved (parity error response) | fixed at 0 | | 5 | Reserved (VGA palette snoop) | fixed at 0 | | 4 | Memory Write and Invalidate | fixed at 0 | | 3 | Reserved (special cycle monitoring) | fixed at 0 | | 2 | Bus Master | fixed at 0 | | 1 | Memory Space | fixed at 0 | | 0 | I/O Space | fixed at 0 | | | 0 Disable always reads 0 in | 3040F and later | Note: In 3040E and earlier silicon, this bit could be set to 1 to allow access to the Power Management I/O Register Block (the quadword at offset 20 was used in that silicon to set the base address for this register block). Beginning with 3040F silicon, the function of this bit was moved to offset 41 bit-7 and the base address register for the PM I/O register block was moved from to offset 48. | Offset 7 | 7-6 - StatusRWC | |----------|---------------------------------------| | 15 | Detected Parity Error always reads ( | | 14 | Signalled System Error always reads ( | | 13 | Received Master Abort always reads ( | | 12 | Received Target Abort always reads ( | | 11 | Signalled Target Abort always reads ( | | 10-9 | DEVSEL# Timing | | | 00 Fast | | | 01 Mediumdefault (fixed) | | | 10 Slow | | | 11 Reserved | | 8 | Data Parity Detected always reads ( | | 7 | Fast Back to Back always reads 1 | | 6-0 | Reserved always reads ( | | | | | Offset 8 | 8 - Revision ID (nnh)RO | |----------|---------------------------------------| | 7-4 | Silicon Version Code | | | 0 OEM Version ("3040 Silicon") | | | 1 Production Version ("3041 Silicon") | | | 2-F -reserved for future use- | | 3.0 | Siliaan Davisian Cada | #### Silicon Revision Code #### **OEM Version** - 0 Revision E ("3040E") - 1 Revision F ("3040F") - 2-F -reserved for future use- #### **Production Version** - 0 Revision A ("3041" or "3041A") - 1-F -reserved for future use- Programming and pin differences between the above silicon versions and revisions are indicated in this document in the appropriate section. Marking specifications corresponding to the above versions and revisions are also included in the Mechanical Specifications section of this document. #### Offset 9 - Programming Interface (00h) .....RO The value returned by this register may be changed by writing the desired value to PCI Configuration Function 3 offset 61h. # Offset A - Sub Class Code (00h) .....RO The value returned by this register may be changed by writing the desired value to PCI Configuration Function 3 offset 62h. #### Offset B - Base Class Code (00h).....RO The value returned by this register may be changed by writing the desired value to PCI Configuration Function 3 offset 63h. | Offset | 0D - Latency Timer | RW | |--------|------------------------|---------------| | 7-0 | Timer Value | default = 16h | | Offset | 0E - Header Type (00h) | RO | # Offset 23-20 - I/O Register Base Address (3040E only). RW - .....always reads 0 31-16 Reserved - 15-8 Power Management I/O Register Base Address. Port Address for the base of the 256-byte Power Management I/O Register block, corresponding to AD[15:8]. The "I/O Space" bit at offset 5-4 bit-0 enables access to this register block. - 7-0 00000001b | Power | Management-Specific PCI Configuration Registers | | 45-44 - Primary Interrupt Channel (0000h) RW | |------------|-------------------------------------------------|----------|--------------------------------------------------------------------------------------------------| | Off4 | 40 P' C C C C C C C C C C C C C C C C C C | 15 | 1/0 = Ena/Disa IRQ15 as Primary Intrpt Channel | | | 40 - Pin Configuration (C0h)RW | 14<br>13 | 1/0 = Ena/Disa IRQ14 as Primary Intrpt Channel | | 7 | GPIO4 Configuration | 13 | 1/0 = Ena/Disa IRQ13 as Primary Intrpt Channel<br>1/0 = Ena/Disa IRQ12 as Primary Intrpt Channel | | | 0 Define pin 136 as GPO_WE | 11 | 1/0 = Ena/Disa IRQ12 as Frimary Introt Channel | | | 1 Define pin 136 as GPIO4default | 10 | 1/0 = Ena/Disa IRQ11 as Frimary Introt Channel | | 6 | GPIO3 Configuration | 9 | 1/0 = Ena/Disa IRQ10 as Primary Intrpt Channel | | | 0 Define pin 92 as GPI_RE# | 8 | 1/0 = Ena/Disa IRQ8 as Primary Introt Channel | | <b>=</b> 0 | 1 Define pin 92 as GPIO4default | 7 | 1/0 = Ena/Disa IRQ7 as Primary Intrpt Channel | | 5-0 | <b>Reserved</b> always reads 0 | 6 | 1/0 = Ena/Disa IRQ6 as Primary Intrpt Channel | | Offset 4 | 41 - General Configuration (00h)RW | 5 | 1/0 = Ena/Disa IRQ5 as Primary Intrpt Channel | | 7 | 3040E and earlier: Reserved | 4 | 1/0 = Ena/Disa IRQ4 as Primary Intrpt Channel | | 7 | 3040F and later: I/O Enable for ACPI I/O Base | 3 | 1/0 = Ena/Disa IRQ3 as Primary Intrpt Channel | | , | 0 Disable access to ACPI I/O blockdefault | 2 | <b>Reserved</b> always reads 0 | | | 1 Allow access to Power Management I/O | 1 | 1/0 = Ena/Disa IRQ1 as Primary Intrpt Channel | | | Register Block (see offset 4B-48 to set the | 0 | 1/0 = Ena/Disa IRQ0 as Primary Intrpt Channel | | | base address for this register block). The | | • • • | | | definitions of the registers in the Power | Offset 4 | 47-46 - Secondary Interrupt Channel (0000h) RW | | | Management I/O Register Block are included | 15 | 1/0 = Ena/Disa IRQ15 as Secondary Intr Channel | | | later in this document, following the Power | 14 | 1/0 = Ena/Disa IRQ14 as Secondary Intr Channel | | | Management Subsystem overview. | 13 | 1/0 = Ena/Disa IRQ13 as Secondary Intr Channel | | 6 | ACPI Timer Reset | 12 | 1/0 = Ena/Disa IRQ12 as Secondary Intr Channel | | | 0 Disabledefault | 11 | 1/0 = Ena/Disa IRQ11 as Secondary Intr Channel | | | 1 Enable | 10 | 1/0 = Ena/Disa IRQ10 as Secondary Intr Channel | | 5-4 | <b>Reserved</b> (Do Not Program) default = 0 | 9 | 1/0 = Ena/Disa IRQ9 as Secondary Intr Channel | | 3 | ACPI Timer Count Select | 8 | 1/0 = Ena/Disa IRQ8 as Secondary Intr Channel | | | 0 24-bit Timerdefault | 7 | 1/0 = Ena/Disa IRQ7 as Secondary Intr Channel | | | 1 32-bit Timer | 6 | 1/0 = Ena/Disa IRQ6 as Secondary Intr Channel | | 2 | PCI Frame Activation in C2 as Resume Event | 5 | 1/0 = Ena/Disa IRQ5 as Secondary Intr Channel | | | 0 Disabledefault | 4 | 1/0 = Ena/Disa IRQ4 as Secondary Intr Channel | | | 1 Enable | 3<br>2 | 1/0 = Ena/Disa IRQ3 as Secondary Intr Channel | | 1 | Clock Throttling Clock Selection | 1 | Reservedalways reads 0 1/0 = Ena/Disa IRQ1 as Secondary Intr Channel | | | 0 32 usec (512 usec cycle time)default | 0 | 1/0 = Ena/Disa IRQ1 as Secondary Intr Channel | | | 1 1 msec (16 msec cycle time) | U | 1/0 - Elia/Disa IRQU as Secondary Inti Chamler | | 0 | <b>Reserved</b> (Do Not Program) default = 0 | Offset 4 | 4B-48 - I/O Register Base Address (3040F and later | | Offcot | 42 - SCI Interrupt Configuration (00h)RW | silicon; | see Offset 23-20 for 3040E and earlier)RW | | | | 31-16 | <b>Reserved</b> always reads 0 | | 7-4<br>3-0 | Reserved always reads 0 | 15-8 | Power Management I/O Register Base Address. | | 3-0 | SCI Interrupt Assignment 0000 Disableddefault | | Port Address for the base of the 256-byte Power | | | 0000 Disableddefault | | Management I/O Register block, corresponding to | | | 0010 Reserved | | AD[15:8]. The "I/O Space" bit at offset 41 bit-7 | | | 0011 IRQ3 | | (offset 5-4 bit-0 in 3040E and earlier silicon) enables | | | 0100 IRQ4 | | access to this register block. The definitions of the | | | 0101 IRQ5 | | registers in the Power Management I/O Register | | | 0110 IRQ6 | | Block are included later in this document, following | | | 0111 IRQ7 | | the Power-Management-Specific PCI Configuration | | | 1000 IRQ8 | | register descriptions and the Power Management | | | 1001 IRQ9 | | Subsystem overview. | | | 1010 IRQ10 | 7-0 | 00000001b | | | 1011 IRQ11 | | | | | 1100 IRQ12 | | | | | 1101 IRQ13 | | | | | 1110 IRQ14 | | | | | 1111 IRQ15 | | | | | | | | #### Offset 53-50 - GP Timer Control (0000 0000h) .....RW #### 31-30 Conserve Mode Timer Count Value - 00 1/16 second ......default - 01 1/8 second - 10 1 second - 11 1 minute #### 29 Conserve Mode Status This bit reads 1 when in Conserve Mode #### 28 Conserve Mode Enable Set to 1 to enable Conserve Mode (not used in desktop applications). #### 27-26 Secondary Event Timer Count Value - 00 2 milliseconds......default - 01 64 milliseconds - 10 ½ second - 11 by EOI + 0.25 milliseconds #### 25 Secondary Event Occurred Status This bit reads 1 to indicate that a secondary event has occurred (to resume the system from suspend) and the secondary event timer is counting down. #### 24 Secondary Event Timer Enable - 0 Disable .....default - 1 Enable #### 23-16 GP1 Timer Count Value (base defined by bits 5-4) #### **15-8 GP0 Timer Count Value** (base defined by bits 1-0) #### **7 GP1** Timer Start On setting this bit to 1, the GP1 timer loads the value defined by bits 23-16 of this register and starts counting down. The GP1 timer is reloaded at the occurrence of certain peripheral events enabled in the GP Timer Reload Enable Register (Power Management I/O Space Offset 38h). If no such event occurs and the GP1 timer counts down to zero, then the GP1 Timer Timeout Status bit is set to one (bit-3 of the Global Status register at Power Management Register I/O Space Offset 28h). Additionally, if the GP1 Timer Timeout Enable bit is set (bit-3 of the Global Enable register at Power Management Register I/O Space Offset 2Ah), then an SMI is generated. #### 6 GP1 Timer Automatic Reload This bit is set to one to enable the GP1 timer to reload automatically after counting down to 0. #### 5-4 GP1 Timer Base - 00 Disable .....default - 01 32 usec - 10 1 second - 11 1 minute #### 3 GP0 Timer Start On setting this bit to 1, the GP0 timer loads the value defined by bits 15-8 of this register and starts counting down. The GP0 timer is reloaded at the occurrence of certain peripheral events enabled in the GP Timer Reload Enable Register (Power Management I/O Space Offset 38h). If no such event occurs and the GP0 timer counts down to zero, then the GP0 Timer Timeout Status bit is set to one (bit-2 of the Global Status register at Power Management Register I/O Space Offset 28h). Additionally, if the GP0 Timer Timeout Enable bit is set (bit-2 of the Global Enable register at Power Management Register I/O Space Offset 2Ah), then an SMI is generated. #### 2 GP0 Timer Automatic Reload This bit is set to one to enable the GP0 timer to reload automatically after counting down to 0. #### 1-0 GP0 Timer Base - 00 Disable.....default - 01 1/16 second - 10 1 second - 11 1 minute #### Offset 61 - Programming Interface Read Value ......WO #### 7-0 Rx09 Read Value The value returned by the register at offset 9h (Programming Interface) may be changed by writing the desired value to this location. #### Offset 62 - Sub Class Read Value.....WO #### 7-0 Rx0A Read Value The value returned by the register at offset 0Ah (Sub Class Code) may be changed by writing the desired value to this location. #### Offset 63 - Base Class Read Value......WO #### 7-0 Rx0B Read Value The value returned by the register at offset 0Bh (Base Class Code) may be changed by writing the desired value to this location. #### Power Management Subsystem Overview The power management function of the VT82C586B is indicated in the following block diagram: Figure 4. Power Management Subsystem Block Diagram Refer to ACPI Specification v0.9 and APM specification v1.2 for additional information. #### **Power Plane Management** There are three power planes inside the VT82C586B. The scheme is optimal for systems with ATX power supplies, although it also works using non-ATX power supplies. The key feature of the ATX power supply is that two sets of power sources are available: the first set is always on unless turned off by the mechanical switch. Only one voltage (5V) is available for this set. The second set includes the normal 5V and 12V and is controlled by an input signal PWRON as well as the mechanical switch. This set of voltages is available only when both the mechanical switch is on and the PWRON signal is high. The power planes powered by the above two sets of supplies are referred to as VDD-5VSB and VDD-5V (also called VDD5), respectively. In addition to the two power planes, a third plane is powered by the combination of 5VSB and VBAT for the integrated real time clock. Most of the circuitry inside the VT82C586B is powered by VDD-5V. The amount of logic powered by VDD-5VSB is very small and remains functional as long as the mechanical switch of the power supply is turned on. The main function of this logic is to control the power supply of the VDD-5V plane. #### **General Purpose I/O Ports** As ACPI compliant hardware, the VT82C586B includes PWRBTN# (pin 91) and RI# (pin 93) pins to implement power button and ring indicator functionality. In addition, a PWRON pin (pin 107) is also available to control the VDD-5V power plane by VDD-5VSB powered logic. Furthermore, the VT82C586B offers many general purpose I/O ports with the following capabilities: - I<sup>2</sup>C support - Three GPIO ports without external logic in addition to the I<sup>2</sup>C port. Five GPIO ports are available if I<sup>2</sup>C functionality is not used. Every port can be used inputs, outputs or I/O with external SCI/SMI capabilities. - **Sixteen GPI and sixteen GPO pins** using external buffers (244 buffers for input and 373 latches for output). Pins 87, 88 and 94 of the VT82C586B are dedicated general purpose I/O pins that can be used as inputs, outputs or I/O with external SMI capability. In particular, pins 87 and 88 can be used to implement a software-implemented I<sup>2</sup>C port for system configuration and general purpose peripheral communication. Pins 92 and 136 can be configured either as dedicated general purpose I/O pins or as control signals for external buffers for implementing up to sixteen GPI and sixteen GPO ports. The GPI and GPO ports are connected to the SD15-8 and XD7-0. The configuration is determined in the GPIO4\_CFG and CPIO3\_CFG bits of the PIN\_CFG register: **GPIO4\_CFG:** default to 1 to define pin 136 as GPIO4; set to 0 to redefine the pin as GPO\_WE latch enable. **GPIO3\_CFG:** default to 1 to define pin 92 as GPIO3; set to 0 to redefine the pin as GPI\_RE# buffer enable. #### **Power Management Events** Three types of power management events are supported: - ACPI-required Fixed Events defined in the PM1a\_STS and PM1a\_EN registers. These events can trigger either SCI or SMI depending on the SCI\_EN bit: - PWRBTN# Triggering - · RTC Alarm - ACPI Power Management Timer Carry (always SCI) - BIOS Release (always SCI) - 2) ACPI-aware General Purpose Function Events defined in the GP\_STS and GP\_SCI\_EN, and GP\_SMI\_EN registers. These events can trigger either SCI or SMI depending on the setting of individual SMI and SCI enable bits: - EXTSMI triggering (refer to Table 2) - · USB Resume - RI# Indicator - 3) Generic Global Events defined in the GBL\_STS and GBL\_EN registers. These registers are mainly used for SMI: - GP0 and GP1 Timer Time Out - Secondary Event Timer Time Out - Occurrence of Primary Events (defined in register PACT\_STS and PACT\_EN) - Legacy USB accesses (keyboard and mouse). Once enabled, each of the EXTSMI inputs triggers an SCI or SMI at either the rising or the falling transition of the corresponding input pin signal. Software can check the status of the input pins via register EXTSMI\_VAL and take proper actions. Among many possible actions, the SCI and SMI routine can change the processor state by programming the P\_BLK registers. The routine can also set the SLP\_EN bit to put the system into one of the two suspend states: - 1) **Suspend to Disk (or Soft-Off):** The VDD-5V power plane is turned off while VDD-5VSB and VDD-RTC planes remain on. - 2) **Power-On-Suspend:** All power planes remain on but the processor is put in the C3 state. In either suspend state, there is minimal interface between powered and non-powered planes. The VT82C586B allows the following events to wake up the system from the two suspend states and from the C2 state to the normal working state (processor in C0 state): - Activation of External Inputs: PWRBTN#, RI#, GPIO0 and other EXTSMI pins (see table below) - RTC Alarm and ACPI Power Management Timer (see table below) - **USB Resume Event** (see table below) - **Interrupt Events** (always resume independent of any register setting) - ISA Master or DMA Events (always resume independent of any register setting) The VT82C586B also provides very flexible SCI/SMI steering and the PWRON control for these events: Table 6. SCI/SMI/Resume Control for PM Events | Event | Global | Individual | Separate | |------------------|------------|-------------|-------------| | | SCI/SMI | Enable Bits | Control for | | | Control | for SCI & | PWRON | | | | SMI | Resume | | PWRBTN# | SCI_EN bit | N | Y | | RI# | N | Y | Y | | RTC Alarm | N | Y | N | | GPIO0 | N | Y | Y | | (EXTSMI0) | | | | | External SCI/SMI | N | Y | N | | (non-GPIO0) | | | | | ACPI PM Timer | Always SCI | N | N | | USB Resume | N | N | Y | Please refer to the table below on the availability of resume events in each type of suspend state. **Table 7. Suspend Resume Events and Conditions** | Input Trigger | <b>Power Plane</b> | Soft Off | Power-On | |------------------|--------------------|----------|----------| | | | | Suspend | | PWRBTN# | VDD-5VSB | Y | Y | | RI# | VDD-5VSB | Y | Y | | RTC Alarm | VBAT | Y | Y | | GPIO0 | VDD-5VSB | Y | Y | | (EXTSMI0) | | | | | External SCI/SMI | VDD-5V | N | Y | | (non-GPIO0) | | | | | ACPI PM Timer | VDD-5V | N | Y | | USB Resume | VDD-5V | N | Y | | PCI/ISA | VDD-5V | N | N | | Interrupts | | | | | PCI/ISA | VDD-5V | N | N | | Master/DMA | | | | #### **Legacy Power Management Timers** In addition to the ACPI power management timer, the VT82C586B includes the following four legacy power management timers: GP0 Timer: general purpose timer with primary event **GP1 Timer**: general purpose timer with peripheral event reload Secondary Event Timer: to monitor secondary events Conserve Mode Timer: not used in desktop applications The normal sequence of operations for a general purpose timer (GP0 or GP1) is to - 1) First program the time base and timer value of the initial count (register GP\_TIM\_CNT). - 2) Then activate counting by setting the GP0\_START or GP1\_START bit to one: the timer will start with the initial count and count down towards 0. - 3) When the timer counts down to zero, an SMI will be generated if enabled (GP0TO EN and GP1TO EN in the GBL\_EN register) with status recorded (GP0TO\_STS and GP1TO\_STS in the GBL\_STS register). - 4) Each timer can also be programmed to reload the initial count and restart counting automatically after counting down to 0. This feature is not used in standard VIA BIOS. The GP0 and GP1 timers can be used just as the general purpose timers described above. However, they can also be programmed to reload the initial count by system primary events or peripheral events thus used as primary event (global standby) timer and peripheral timer, respectively. secondary event timer is solely used to monitor secondary events. #### **System Primary and Secondary Events** Primary system events are distinguished in the PRI\_ACT\_STS and PRI ACT EN registers: | Bit Event | Trigger | |------------------------|----------------------------------| | 7 Keyboard Access | I/O port 60h | | 6 Serial Port Access | I/O ports 3F8h-3FFh, 2F8h-2FFh, | | | 3E8h-3EFh, or 2E8h-2EFh | | 5 Parallel Port Access | I/O ports 378h-37Fh or 278h-27Fh | | 4 Video Access | I/O ports 3B0h-3DFh or memory | | | A/B segments | | 3 IDE/Floppy Access | I/O ports 1F0h-1F7h, 170h-177h, | 2 Reserved 1 Primary Interrupts Each channel of the interrupt controller can be programmed to or 3F5h be a primary or secondary interrupt #### 0 ISA Master/DMA Activity Each category can be enabled as a primary event by setting the corresponding bit of the PRI ACT EN register to 1. If enabled, the occurrence of the primary event reloads the GP0 timer if the PACT\_GP0\_EN bit is also set to 1. The cause of the timer reload is recorded in the corresponding bit of PRI\_ACT\_STS register while the timer is reloaded. If no enabled primary event occurs during the count down, the GP0 timer will time out (count down to 0) and the system can be programmed (setting the GP0TO EN bit in the GBL EN register to one) to trigger an SMI to switch the system to a power down mode. The VT82C586B distinguishes two kinds of interrupt requests as far as power management is concerned: the primary and secondary interrupts. Like other primary events, the occurrence of a primary interrupt demands that the system be restored to full processing capability. Secondary interrupts, however, are typically used for housekeeping tasks in the background unnoticeable to the user. The VT82C586B allows each channel of interrupt request to be declared as either primary, secondary, or ignorable in the PIRQ\_CH and SIRQ CH registers. Secondary interrupts are the only system secondary events defined in the VT82C586B. Like primary events, primary interrupts can be made to reload the GP0 timer by setting the PIRQ\_EN bit to 1. Secondary interrupts do not reload the GP0 timer. Therefore the GP0 timer will time out and the SMI routine can put the system into power down mode if no events other than secondary interrupts are happening periodically in the background. Primary events can be programmed to trigger an SMI (setting of the PACT EN bit). Typically, this SMI triggering is turned off during normal system operation to avoid degrading system performance. Triggering is turned on by the SMI routine before entering the power down mode so that the system may be returned to normal operation at the occurrence of primary events. At the same time, the GP0 timer is reloaded and the count down process is restarted. #### **Peripheral Events** Primary and secondary events define system events in general and the response is typically expressed in terms of system events. Individual peripheral events can also be monitored by the VT82C586B through the GP1 timer. The following four categories of peripheral events are distinguished (via register GP\_RLD\_EN): Bit-7 **Keyboard Access** Bit-6 **Serial Port Access** Bit-4 Video Access Bit-3 **IDE/Floppy Access** The four categories are subsets of the primary events as defined in PRI\_ACT\_EN and the occurrence of these events can be checked through a common register PRI\_ACT\_STS. As a peripheral timer, GP1 can be used to monitor one (or more than one) of the above four device types by programming the corresponding bit to one and the other bits to zero. Time out of the GP1 timer indicates no activity of the corresponding device type and appropriate action can be taken as a result. # Power Management I/O-Space Registers # **Basic Power Management Control and Status** | The bits | -0 - Power Management Status | The bits | 8-2 - Power Management Enable RW in this register correspond to the bits in the Power ment Status Register at offset 1-0. | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | Wakeup Status (WAK_STS) | 15 | Reserved always reads 0 | | 14-12<br>11 | <b>Reserved</b> | 14-12<br>11 | Reservedalways reads 0Reservedalways reads 0 | | 10 | RTC Status (RTC_STS)default = 0 This bit is set when the RTC generates an alarm (on assertion of the RTC IRQ signal). | 10 | RTC Enable (RTC_EN)default = 0 This bit may be set to trigger either an SCI or an SMI (depending on the setting of the SCI_EN bit) to be generated when the RTC_STS bit is set. | | 9<br>8 | <b>Reserved</b> | 9 | <b>Reserved</b> always reads 0 <b>Power Button Enable</b> (PB_EN) | | 7-6<br>5 | Reserved | 7-6<br>5 | Reserved | | 4 | Bus Master Status (BM_STS) default = 0<br>This bit is set when a system bus master requests the system bus. All PCI master, ISA master and ISA DMA devices are included. | 4 | <b>Reserved</b> always reads 0 | | 3-1<br>0 | <b>Reserved</b> | 3-1 | Reserved | # Offset 5-4 - Power Management Control .....RW #### **15-14 Reserved** ...... always reads 0 13 Sleep Enable (SLP\_EN)......always reads 0 This is a write-only bit; reads from this bit always return zero. Writing a one to this bit causes the system to sequence into the sleep (suspend) state defined by the SLP\_TYP field. #### 12-10 Sleep Type (SLP\_TYP) - 000 Soft Off (also called Suspend to Disk). The VDD5 power plane is turned off while the VDD-5VSB and VDD-RTC (VBAT) planes remain on. - 010 Power On Suspend. All power planes remain on but the processor is put into the C3 state. - 0x1 Reserved - 1xx Reserved In either sleep state, there is minimal interface between powered and non-powered planes so that the effort for hardware design may be well managed. #### **9-3 Reserved** ...... always reads 0 - **Bus Master Reload** (BMS\_RLD)............. default = 0 This bit is used to enable the occurrence of a bus master request to transition the processor from the C3 state to the C0 state. - **O** SCI Enable (SCI\_EN).......default = 0 Selects the power management event to generate either an SCI or SMI: - 0 Generate SMI - 1 Generate SCI Note that certain power management events can be programmed individually to generate an SCI or SMI independent of the setting of this bit (refer to the General Purpose SCI Enable and General Purpose SMI Enable registers at offsets 22 and 24). Also, TMR\_STS & GBL\_STS always generate SCI and BIOS\_STS always generates SMI. #### Offset 0B-08 - Power Management Timer.....RW #### 31-24 Extended Timer Value (ETM\_VAL) This field reads back 0 if the 24-bit timer option is selected (Rx41 bit-3). #### 23-0 Timer Value (TMR\_VAL) This read-only field returns the running count of the power management timer. This is a 24/32-bit counter that runs off a 3.579545 MHz clock, and counts while in the S0 (working) system state. The timer is reset to an initial value of zero during a reset, and then continues counting until the 14.31818 MHz input to the chip is stopped. If the clock is restarted without a reset, then the counter will continue counting from where it stopped. #### **Processor Power Management Registers** #### Offset 13-10 - Processor Control.....RW **31-5 Reserved** ...... always reads 0 4 Throttling Enable (THT\_EN). <u>**3040 Silicon:**</u> This bit determines the effect of reading the "Processor Level 2" (P\_LVL2) port: - 0 No clock throttling. Reads from the Processor Level 2 register are ignored. - 1 Reading the "Processor Level 2" port enables clock throttling by modulating the STPCLK# signal with a duty cycle determined bits 3-1 of this register. <u>3041 Silicon</u>: Setting this bit starts clock throttling (modulating the STPCLK# signal) regardless of the CPU state (i.e., it is not necessary to read the "Processor Level 2" port to start clock throttling). The throttling duty cycle is determined by bits 3-1 of this register. # 3-1 Throttling Duty Cycle (THT\_DTY) This 3-bit field determines the duty cycle of the STPCLK# signal when the system is in throttling mode (the "Throttling Enable" bit is set to one and, in 3040 silicon, the "Processor Level 2" register is read). The duty cycle indicates the percentage of time the STPCLK# signal is asserted while the Throttling Enable bit is set. The field is decoded as follows: 000 Reserved 001 0-12.5% 010 12.5-25% 011 25-37.5% 100 37.5-50% 101 50-62.5% 110 62.5-75% #### Offset 14 - Processor Level 2 (P\_LVL2) .....RO **7-0** Level 2 ......always reads 0 **3040 Silicon:** Reads from this register put the processor in the C2 clock state if the Throttling Enable bit (Function 3 Rx10 bit-4) is set. **3041 Silicon:** Reads from this register put the processor into the Stop Clock state (the VT82C586B asserts STPCLK# to suspend the processor). Wake up from Stop Clock state is by interrupt (INTR, SMI, PWRBTN#, RTC wakeup, or pin toggle SCI). Reads from this register return all zeros; writes to this register have no effect. # Offset 15 - Processor Level 3 (P\_LVL3) .....RO Level 3 ......always reads 0 Reads from this register put the processor in the C3 clock state with the STPCLK# signal asserted. 3041 silicon: wake up from Stop Clock state is by interrupt (INTR, SMI, PWRBTN#, RTC wakeup, or pin toggle SCI). Reads from this register return all zeros; writes to this register have no effect. #### **General Purpose Power Management Registers** # Offset 21-20 - General Purpose Status (GP\_STS) ......RWC .....always reads 0 15-10 Reserved - **USB Resume Status (USB\_STS)** This bit is set when a USB peripheral generates a resume event. - 8 Ring Status (RI\_STS) This bit is set when the RI# input is asserted low. - 7 **EXTSMI7 Toggle Status (EXT7\_STS)** This bit is set when the EXTSMI7# pin is toggled. - 6 **EXTSMI6 Toggle Status (EXT6\_STS)** This bit is set when the EXTSMI6# pin is toggled. - **EXTSMI5 Toggle Status (EXT5\_STS)** 5 This bit is set when the EXTSMI5# pin is toggled. - 4 **EXTSMI4 Toggle Status (EXT4\_STS)** This bit is set when the EXTSMI4# pin is toggled. - **EXTSMI3 Toggle Status (EXT3\_STS)** 3 This bit is set when the EXTSMI3# pin is toggled. - **EXTSMI2 Toggle Status (EXT2\_STS)** This bit is set when the EXTSMI2# pin is toggled. - 1 **EXTSMI1 Toggle Status (EXT1\_STS)** This bit is set when the EXTSMI1# pin is toggled. - 0 **EXTSMI0 Toggle Status (EXT0 STS)** This bit is set when the EXTSMI0# pin is toggled. Note that the above bits correspond one for one with the bits of the General Purpose SCI Enable and General Purpose SMI Enable registers at offsets 22 and 24: an SCI or SMI is generated if the corresponding bit of the General Purpose SCI or SMI Enable registers, respectively, is set to one. The above bits are set by hardware only and can only be cleared by writing a one to the desired bit. | Offset 23-22 - General Purpose SCI EnableRW | | | | | | | |---------------------------------------------|-------------------|-----------------------|------------------------|--|--|--| | 15-10 | Reserved | | always reads 0 | | | | | 9 | <b>Enable SCI</b> | on setting of the USB | _ <b>STS bit</b> def=0 | | | | - 8 Enable SCI on setting of the RI\_STS bit ......def=0 - 7 Enable SCI on setting of the EXT7\_STS bit ..def=0 6 Enable SCI on setting of the EXT6 STS bit ..def=0 - 5 **Enable SCI on setting of the EXT5\_STS bit** ..def=0 - 4 Enable SCI on setting of the EXT4\_STS bit ..def=0 - 3 Enable SCI on setting of the EXT3\_STS bit ..def=0 - 2 Enable SCI on setting of the EXT2\_STS bit ..def=0 - 1 Enable SCI on setting of the EXT1\_STS bit ..def=0 - Enable SCI on setting of the EXTO STS bit ..def=0 These bits allow generation of an SCI using a separate set of conditions from those used for generating an SMI. #### Offset 25-24 - General Purpose SMI Enable.....RW - .....always reads 0 15-10 Reserved - Enable SMI on setting of the USB\_STS bit ...def=0 - 8 Enable SMI on setting of the RI\_STS bit .....def=0 - 7 Enable SMI on setting of the EXT7\_STS bit..def=0 - 6 Enable SMI on setting of the EXT6\_STS bit..def=0 - 5 Enable SMI on setting of the EXT5\_STS bit..def=0 - 4 Enable SMI on setting of the EXT4\_STS bit..def=0 3 Enable SMI on setting of the EXT3\_STS bit..def=0 - 2 Enable SMI on setting of the EXT2\_STS bit..def=0 - 1 Enable SMI on setting of the EXT1\_STS bit..def=0 - Enable SMI on setting of the EXT0\_STS bit..def=0 These bits allow generation of an SMI using a separate set of conditions from those used for generating an SCI. # Offset 27-26 - Power Supply Control.....RW - 15-11 Reserved .....always reads 0 Ring PS Control (RI PS CTL) .....def=0 10 This bit enables the setting of the RI STS bit to turn on the $VDD_5V$ power plane by setting PWRON = 1. - Power Button Control (PB\_CTL) .....def=1 This bit is used to control the setting of the PB\_STS bit to resume the system from suspend (turn on the $VDD_5V$ power plane by setting PWRON = 1). - RTC PS Control (RTC PS CTL) .....def=0 This bit enables the setting of the RTC STS bit to resume the system from suspend (turn on the $VDD_5V$ power plane by setting PWRON = 1). - 7-1 Reserved .....always reads 0 - EXTSMI0 Toggle PS Control (E0\_PS\_CTL) def=0 This bit enables the setting of the EXT0\_STS bit to resume the system from suspend (turn on the VDD 5V power plane by setting PWRON = 1). #### **Generic Power Management Registers** # Offset 29-28 - Global Status RWC 15-7 Reserved always reads 0 6 Software SMI Status (SW\_SMI\_STS) def=0 This bit is set when the SMI\_CMD port (offset 2F) is written. 5 BIOS Status (BIOS\_STS) def=0 This bit is set when the GBL\_RLS bit is set to one (typically by the ACPI software to release control of the SCI/SMI lock). When this bit is reset (by writing a one to this bit position) the GBL\_RLS bit is reset at the same time by hardware. 4 Legacy USB Status (LEG\_USB\_STS) def=0 This bit is set when a legacy USB event occurs. 3 GP1 Timer Time Out Status (GP1TO STS).. def=0 This bit is set when the GP1 timer times out. - 2 **GP0 Timer Time Out Status (GP0TO\_STS)**.. def=0 This bit is set when the GP0 timer times out. Note that SMI can be generated based on the setting of any of the above bits (see the offset 2Ah Global Enable register bit descriptions in the right hand column of this page). The bits in this register are set by hardware only and can only be cleared by writing a one to the desired bit position. | Offset 2B-2A - Global EnableRW | | | | | |--------------------------------|-------------------------------------------------------|--|--|--| | 15-7 | <b>Reserved</b> always reads 0 | | | | | 6 | Software SMI Enable (SW_SMI_EN)def=0 | | | | | | This bit may be set to trigger an SMI to be generated | | | | | | when the SW_SMI_STS bit is set. | | | | | 5 | BIOS Enable (BIOS_EN)def=0 | | | | | | This bit may be set to trigger an SMI to be generated | | | | | | when the BIOS_STS bit is set. | | | | | | | | | | - 4 Legacy USB Enable (LEG\_USB\_EN).....def=0 This bit may be set to trigger an SMI to be generated when the LEG\_USB\_STS bit is set. - **3 GP1 Timer Time Out Enable (GP1TO\_EN)** ..def=0 This bit may be set to trigger an SMI to be generated when the GP1TO\_STS bit is set. - **2 GP0 Timer Time Out Enable (GP0TO\_EN)** ..def=0 This bit may be set to trigger an SMI to be generated when the GP0TO STS bit is set. - 1 Secondary Event Timer Time Out Enable (STTO\_EN) ......def=0 This bit may be set to trigger an SMI to be generated when the STTO\_STS bit is set. - **O** Primary Activity Enable (PACT\_EN) ......def=0 This bit may be set to trigger an SMI to be generated when the PACT\_STS bit is set. #### Offset 2D-2C - Global Control (GBL\_CTL).....RW Reserved ..... always reads 0 **SMI Active (INSMI)** 8 SMI Inactive.....default SMI Active. If the SMIIG bit is set, this bit needs to be written with a 1 to clear it before the next SMI can be generated. Reserved ..... always reads 0 7-5 SMI Lock (SMIIG) Disable SMI Lock ......default Enable SMI Lock (SMI low to gate for the next SMI). Reserved ..... always reads 0 3 **Power Button Triggering** 0 SCI/SMI generated by PWRBTN# low level # state. Must be set to 0 for ACPI v0.9 compliance. 1 BIOS Release (BIOS\_RLS) This bit is set by legacy software to indicate release of the SCI/SMI lock. Upon setting of this bit, hardware automatically sets the GBL\_STS bit. This bit is cleared by hardware when the GBL\_STS bit cleared by software. 1 SCI/SMI generated by PWRBTN# rising edge Set to one to avoid the situation where PB\_STS is set to wake up the system then reset again by PBOR STS to switch the system into the soft-off Note that if the GBL\_EN bit is set (bit-5 of the Power Management Enable register at offset 2), then setting this bit causes an SCI to be generated (because setting this bit causes the GBL\_STS bit to be set). ### 0 SMI Enable (SMI\_EN) - O Disable all SMI generation - 1 Enable SMI generation # Offset 2F - SMI Command (SMI CMD)......3041: RW ......3040: WO, always reads 0 (Read at Func 3 Rx47) #### 7-0 SMI Command Writing to this port sets the SW\_SMI\_STS bit. Note that if the SW\_SMI\_EN bit is set (see bit-6 of the Global Enable register at offset 2Ah), then an SMI is generated. #### Offset 33-30 - Primary Activity Detect Status .....RWC These bits correspond to the Primary Activity Detect Enable bits in offset 37-34. - 31-8 Reserved ......always read 0 7 Keyboard Controller Access Status..... (KBC\_STS) Set if the keyboard controller is accessed via I/O port 60b - 6 Serial Port Access Status..................(SER\_STS) Set if the serial port is accessed via I/O ports 3F8-3FFh, 2F8-2FFh, 3E8-3EFh, or 2E8-2Efh (COM1-4, respectively). - 5 Parallel Port Access Status......(PAR\_STS) Set if the parallel port is accessed via I/.O ports 27827Fh or 378-37Fh (LPT2 or LPT1). - 4 Video Access Status.....(VID\_STS) Set if the video port is accessed via I/O ports 3B03DFh or memory space A0000-BFFFFh. - 3 IDE / Floppy Access Status ......(IDE\_STS) Set if the IDE or floppy devices are accessed via I/O ports 1F0-1F7h, 170-177h or 3F5h. - 2 Reserved ......default=0 - Primary Interrupt Activity Status......(PIRQ\_STS) Set on the occurrence of a primary interrupt (enabled via the "Primary Interrupt Channel" register at Function 3 PCI configuration register offset 44h). - 0 ISA Master / DMA Activity Status..... (DRQ\_STS) Set on the occurrence of ISA master or DMA activity. Note: The bits above correspond to the bits of the Primary Activity Detect Enable register at offset 34 (see right hand column of this page): if the corresponding bit is set in that register, setting of the above bits will cause the PACT\_STS bit to be set (bit-0 of the Global Status register at offset 28). Setting of PACT\_STS may be set up to enable a "Primary Activity Event": an SMI will be generated if PACT\_EN is set (bit-0 of the Global Enable register at offset 2Ah) and/or the GP0 timer will be reloaded if the "GP0 Timer Reload on Primary Activity" bit is set (bit-0 of the GP Timer Reload Enable register at offset 38 on this page). Note: Bits 3-7 above also correspond to bits 3-7 of the GP Timer Reload Enable register at offset 38 (see right hand column of this page): if the corresponding bit is set in that register, setting the bit in this register will cause the GP1 timer to be reloaded. All bits of this register are set by hardware only and may only be cleared by writing a one to the desired bit. All bits default to 0. #### Offset 37-34 - Primary Activity Detect Enable.....RW These bits correspond to the Primary Activity Detect Status bits in offset 33-30. - 31-8 Reserved always read 0 - 7 Keyboard Controller Status Enable ..... (KBC\_EN) - 0 Don't set PACT\_STS if KBC\_STS is set..... def - 1 Set PACT\_STS if KBC\_STS is set - 6 Serial Port Status Enable.....(SER\_EN) - 0 Don't set PACT\_STS if SER\_STS is set..... def - 1 Set PACT\_STS if SER\_STS is set - 5 Parallel Port Status Enable .....(PAR\_EN) - $0\quad \mathsf{Don't}\ \mathsf{set}\ \mathsf{PACT\_STS}\ \mathsf{if}\ \mathsf{PAR\_STS}\ \mathsf{is}\ \mathsf{set}.....\mathsf{def}$ - 1 Set PACT\_STS if PAR\_STS is set - 4 Video Status Enable .....(VID\_EN) - 0 Don't set PACT\_STS if VID\_STS is set......def - 1 Set PACT\_STS if VID\_STS is set - 3 IDE / Floppy Status Enable .....(IDE\_EN) - 0 Don't set PACT\_STS if IDE\_STS is set ...... def - 1 Set PACT\_STS if IDE\_STS is set - 2 Reserved ......default - 1 Primary INTR Status Enable .....(PIRQ\_EN) - 0 Don't set PACT\_STS if PIRQ\_STS is set.... def - 1 Set PACT\_STS if PIRQ\_STS is set - 0 ISA Master / DMA Status Enable....... (DRQ\_EN) - 0 Don't set PACT\_STS if DRQ\_STS is set .... def - 1 Set PACT\_STS if DRQ\_STS is set Note: Setting of any of the above bits also sets the PACT\_STS bit (bit-0 of offset 28) which causes the GP0 timer to be reloaded (if PACT\_GP0\_EN is set) or generates an SMI (if PACT\_EN is set). #### Offset 3B-38 - GP Timer Reload Enable.....RW All bits in this register default to 0 on power up. - **31-8 Reserved** ...... always read 0 - 7 Enable <u>GP1</u> Timer Reload on <u>KBC Access</u> 1 = setting of KBC\_STS causes GP1 timer to reload. - 6 Enable GP1 Timer Reload on Serial Port Access 1 = setting of SER STS causes GP1 timer to reload. - 5 Reserved ......always read 0 - 4 Enable GP1 Timer Reload on Video Access - 1 = setting of VID\_STS causes GP1 timer to reload. - 3 Enable GP1 Timer Reload on <u>IDE/Floppy Access</u> 1 = setting of IDE\_STS causes GP1 timer to reload. - **2-1 Reserved** ...... always read 0 - Enable <u>GP0</u> Timer Reload on <u>Primary Activity</u> 1 = setting of PACT\_STS causes GP0 timer to reload. Primary activities are enabled via the Primary Activity Detect Enable register (offset 37-34) with status recorded in the Primary Activity Detect Status register (offset 33-30). #### **General Purpose I/O Registers** | <b>Offset</b> | 40 - GPIO Direction Control (GPIO_DIR)RW | Offset | <u> 42 - GPIO Port Output Value (GPIC</u> | |---------------|----------------------------------------------------|----------|-------------------------------------------| | 7 | Reservedalways read 0 | 7-5 | Reserved | | 6 | SMI/SCI Event Disable on GPIO3/GPIO4 | 4 | GPIO4_VAL | | | 0 Enable GPIO3/GPIO4 to cause SCI/SMI | | Write output value for the GPIO4 p | | | Eventsdefault | | available (GPIO4_CFG = 1 in PCI | | | 1 GPIO3/GPIO4 will only cause SCI/SMI | | function 3 offset 40h). The input sta | | | Events during Power-On-Suspend (POS) mode | | pin may be read from register EXTS! | | 5 | Interrupt Resume from Power-On Suspend | 3 | GPIO3_VAL | | | 0 Enable (resume on interrupt from POS) def | | Write output value for the GPIO3 1 | | | 1 Disable (ignore interrupts during POS) | | available (GPIO3_CFG = 1 in PCI | | 4 | GPIO4_DIR | | function 3 offset 40h). The input sta | | | 0 Pin 136 is GPIO4 inputdefault | | pin may be read from register EXTSI | | | 1 Pin 136 is GPIO4 output (if Rx40 bit- $7 = 1$ ) | 2 | GPIO2_VAL | | | If Rx40[7]=0 (PCI Configuration function 3 offset | | Write output value for the GPIO2 (I | | | 40h GPIO4_CFG bit), pin 136 is the GPO_WE | | input state of the GPIO2 pin ma | | | output, independent of the state of this bit. | | register EXTSMI_VAL bit-2. | | 3 | GPIO3_DIR | 1 | GPIO1_VAL | | | 0 Pin 92 is GPIO3 inputdefault | | Write output value for the GPIO1 (I | | | 1 Pin 92 is GPIO3 output (if $Rx40$ bit- $6 = 1$ ) | | input state of the GPIO1 pin ma | | | If Rx40[6]=0 (PCI Configuration function 3 offset | | register EXTSMI_VAL bit-1. | | | 40h GPIO3_CFG bit), pin 92 is the GPI_RE# output, | 0 | GPIO0_VAL | | | independent of the state of this bit. | | Write output value for the GPIO0 | | 2 | GPIO2_DIR | | state of the GPIO0 pin may be re | | | 0 Pin 88 is GPIO2 / I2CD1 inputdefault | | EXTSMI_VAL bit-0. | | | 1 Pin 88 is GPIO2 / I2CD1 output | Offact | 44 CDIO Dout Innut Volue (EVTCN | | 1 | GPIO1_DIR | | 44 - GPIO Port Input Value (EXTSM | | | O Pin 87 is GPIO1 / I2CD2 inputdefault | | ling on the configuration, up to 8 e | | | 1 Pin 87 is GPIO1 / I2CD2 output | | re available as indicated below. Th | | 0 | GPIO0_DIR | inputs i | may be read in this register. | | | 0 Pin 94 is GPIO0 inputdefault | 7 | EXTSMI7# Input Value | | | 1 Pin 94 is GPIO0 output | | GPIO3_CFG=0: EXTSMI7# on XD | | | | | GPIO3_CFG=1: EXTSMI7# function | | | | 6 | EXTSMI6# Input Value | | | | | GPIO3_CFG=0: EXTSMI6# on XD | | | | | CDIO2 CEC-1. EVTCMI6# function | # O\_VAL) ..... RW .... always reads 0 pin if the port is Config Register ate of the GPIO4 MI\_VAL bit-4. pin if the port is Config Register ate of the GPIO3 MI\_VAL bit-3. I2CD2) pin. The y be read from [2CD1] pin. The y be read from pin. The input ead from register #### MI\_VAL)....RO external SCI/SMI he state of these > 7 (pin 122) on not available 06 (pin 121) GPIO3\_CFG=1: EXTSMI6# function not available #### **EXTSMI5# Input Value** 5 GPIO3\_CFG=0: EXTSMI5# on XD5 (pin 119) GPIO3\_CFG=1: EXTSMI5# function not available #### **EXTSMI4# Input Value** GPIO4\_CFG=0: GPIO3\_CFG=0: EXTSMI4# on XD4 (pin 118) GPIO3\_CFG=1: EXTSMI4# function not avail GPIO4\_CFG=1: EXTSMI4# on GPIO4 (pin 136) ## **EXTSMI3# Input Value** GPIO3\_CFG=0: EXTSMI3# on XD3 (pin 117) GPIO3\_CFG=1: EXTSMI3# on GPIO3 (pin 92) - EXTSMI2# Input Value (on GPIO2 pin 88) - 1 EXTSMI1# Input Value (on GPIO1 pin 87) - EXTSMI0# Input Value (on GPIO0 pin 94) GPIO3\_CFG and GPIO4\_CFG are located in PCI Configuration Register function 3 offset 40h. #### Offset 47-46 - GPO Port Output Value (GPO\_VAL).....RW Reads from this register return the last value written (held on chip). - **15-8 GPO15-8 Value.** Output port value for the external GPO port connected to SD15-8. This port is available only if the GPIO4\_CFG bit is zero to define pin 136 as GPO\_WE. - **7-0 GPO7-0 Value.** Output port value for the external GPO port connected to XD7-0. This port is available only if the GPIO4\_CFG bit is zero to define pin 136 as GPO WE. GPIO4\_CFG is in PCI Config Register function 3 offset 40h. #### Offset 49-48 - GPI Port Input Value (GPI\_VAL).....RO Reads from this register are ignored (and return a value of 0). - **15-8 GPI15-8 Value.** Input port value for the external GPI port connected to SD15-8. This port is available only if the GPIO3\_CFG bit is zero to define pin 92 as GPI\_RE#. - **7-0 GPI7-0 Value.** Input port value for the external GPI port connected to XD7-0. This port is available only if the GPIO3\_CFG bit is zero to define pin 92 as GPI\_RF# GPIO3\_CFG is in PCI Config Register function 3 offset 40h. # **ELECTRICAL SPECIFICATIONS** # **Absolute Maximum Ratings** | Parameter | Min | Max | Unit | |------------------------------------------|------|--------------------|-------| | Ambient operating temperature | 0 | 70 | oC. | | Storage temperature | -55 | 125 | oC. | | Input voltage | -0.5 | 5.5 | Volts | | Output voltage ( $V_{DD} = 5V$ ) | -0.5 | 5.5 | Volts | | Output voltage ( $V_{DD} = 3.1 - 3.6V$ ) | -0.5 | $V_{\rm DD} + 0.5$ | Volts | Note: Stress above the conditions listed may cause permanent damage to the device. Functional operation of this device should be restricted to the conditions described under operating conditions. # **DC Characteristics** $TA-0-70^{\circ}C$ , $V_{DD}=5V+/-5\%$ , GND=0V | Symbol | Parameter | Min | Max | Unit | Condition | |-----------------|--------------------------|-------|----------------------|------|--------------------------------------| | $ m V_{IL}$ | Input low voltage | -0.50 | 0.8 | V | | | V <sub>IH</sub> | Input high voltage | 2.0 | V <sub>DD</sub> +0.5 | V | | | V <sub>OL</sub> | Output low voltage | - | 0.45 | V | I <sub>OL</sub> =4.0mA | | $V_{OH}$ | Output high voltage | 2.4 | - | V | I <sub>OH</sub> =-1.0mA | | $I_{1L}$ | Input leakage current | - | +/-10 | uA | 0 <v<sub>IN<v<sub>DD</v<sub></v<sub> | | $I_{OZ}$ | Tristate leakage current | - | +/-20 | uA | $0.45 < V_{OUT} < V_{DD}$ | | $I_{CC}$ | Power supply current | - | 80 | mA | | # **AC Timing Specifications** **Table 8. AC Characteristics - PCI Cycle Timing** | | Parameter | Min | Max | Unit | Notes | |-------------------|-------------------------------------------------------|-----|-----|------|-------------------------| | $T_S$ | AD[31:0] Setup Time to PCLK Rising | 7 | | ns | | | $T_S$ | FRAME#,TRDY#,IRDY# Setup Time to PCLK Rising | 7 | | ns | | | Ts | CBE[3:0]#, STOP#,DEVSEL# Setup Time to PCLK Rising | 7 | | ns | | | $T_S$ | PGNT# Setup Time to PCLK Rising | 12 | | ns | | | $T_{\mathrm{H}}$ | AD[31:0] Hold Time from PCLK Rising | 0 | | ns | | | $T_{H}$ | FRAME#,TRDY#,IRDY# Hold Time from PCLK Rising | 0 | | ns | | | $T_{H}$ | CBE[3:0]#, STOP#,DEVSEL# Hold Time from PCLK Rising | 0 | | ns | | | $T_{\rm H}$ | PGNT# Hold Time from PCLK Rising | 0 | | ns | | | $\Gamma_{ m VD}$ | AD[31:0] Valid Delay from PCLK Rising (address phase) | 2 | 11 | ns | 0pf on min, 50pf on max | | $\Gamma_{ m VD}$ | AD[31:0] Valid Delay from PCLK Rising (data phase) | 2 | 11 | ns | Opf on min, 50pf on max | | $\Gamma_{ m VD}$ | FRAME#,TRDY#,IRDY# Valid Delay from PCLK Rising | 2 | 11 | ns | Opf on min, 50pf on ma | | $\Gamma_{ m VD}$ | CBE[3:0]#, STOP#,DEVSEL# Valid Delay from PCLK Rising | 2 | 11 | ns | Opf on min, 50pf on max | | $\Gamma_{ m VD}$ | PREQ# Valid Delay from PCLK Rising | 2 | 12 | ns | Opf on min, 50pf on ma | | $\Gamma_{ m FD}$ | FRAME#,TRDY#,IRDY# Float Delay from PCLK Rising | | 28 | ns | Opf on min, 50pf on max | | $T_{\mathrm{FD}}$ | CBE[3:0]#, STOP#,DEVSEL# Float Delay from PCLK Rising | | 28 | ns | Opf on min, 50pf on max | Electrical Specifications Table 9. AC Characteristics - UltraDMA-33 IDE Bus Interface Timing | Symbol | Description | Timing | Unit | |--------------------|--------------------------------------------------|--------|------| | Tenv1 | Envelope time for read initial | 29.3 | ns | | Tds1 | Data setup time for read initial | 1.1 | ns | | Тдн1 | Data hold time for read initial (rise) | 2.3 | ns | | Tenv2 | Envelope time for write initial (rise) | 29.3 | ns | | T <sub>D</sub> VS2 | Data setup time for write initial (fall) | 42.2 | ns | | Tdvh2 | Data hold time for write initial (fall) | 17.8 | ns | | T <sub>D</sub> VS2 | Data setup time for write initial | 42.0 | ns | | T <sub>DVH2</sub> | Data hold time for write initial | 17.2 | ns | | Trfs | READY to final STROBE time | 21.3 | ns | | Trp | READY to Pause time | 180.0 | ns | | T <sub>LI4</sub> | Limited interlock time (to STOP) | 95.1 | ns | | TL14 | Limited interlock time (to Host DMARDY) | 125.3 | ns | | Tza4 | Delay time required for output drives turning on | 102.0 | ns | | T <sub>DVS4</sub> | Data setup time for read terminating | 55.3 | ns | | Tdvh4 | Data hold time for read terminating | 31.6 | ns | | TLI5 | Limited interlock time (to STOP) | 125.3 | ns | | TLI5 | Limited interlock time (to Host STROBE) | 95.2 | ns | | TMIL5 | Limited interlock time with minimum | 120.6 | ns | | T <sub>D</sub> VS5 | Data setup time for write terminating | 57.7 | ns | | TDVH5 | Data hold time for write terminating | 31.8 | ns | | TMIL6 | Limited interlock time with minimum | 155.8 | ns | | Tza6 | Delay time required for output drives turning on | 68.5 | ns | | TLI5 | Limited interlock time | 65.2 | ns | | TMIL5 | Limited interlock time with minimum | 90.6 | ns | | T <sub>2</sub> | Delay time of PCLK to DCS3,1# | 4.8 | ns | | Т3 | Delay time of PCLK to DA[2:0] | 5.3 | ns | | T4 | Delay time of PCLK to DIOW# | 9.3 | ns | | T5 | Delay time of PCLK to DIOR# | 9.2 | ns | | Twds | Data setup time during PIO write | 85.5 | ns | | Twdh | Data hold time during PIO write | 31.7 | ns | | Trds | Data setup time during PIO read | 0.4 | ns | | Trdh | Data hold time during PIO read | 2.1 | ns | Figure 5. UltraDMA-33 IDE Timing - Drive Initiating DMA Burst for Read Command Figure 6. UltraDMA-33 IDE Timing - Drive Initiating Burst for Write Command Figure 7. UltraDMA-33 IDE Timing - Pausing a DMA Burst Figure 8. UltraDMA-33 IDE Timing - Drive Terminating DMA Burst During Read Command Figure 9. UltraDMA-33 IDE Timing - Drive Terminating DMA Burst During Write Command Figure 10. UltraDMA-33 IDE Timing - Host Terminating DMA Burst During Read Command Figure 11. UltraDMA-33 IDE Timing - Host Terminating DMA Burst During Write Command Figure 12. UltraDMA-33 IDE Timing - PIO Cycle # PACKAGE MECHANICAL SPECIFICATIONS Figure 13. Mechanical Specifications - 208-Pin Plastic Flat Package